会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Logarithmic arithmetic unit avoiding division as far as predetermined arithmetic precision is guaranteed
    • 对数算术单元避免划分为预定的算术精度
    • US06711601B2
    • 2004-03-23
    • US09775513
    • 2001-02-05
    • Yoshitsugu InoueHiroyuki KawaiJunko KobaraRobert Streitenberger
    • Yoshitsugu InoueHiroyuki KawaiJunko KobaraRobert Streitenberger
    • G06F7556
    • G06F1/0307G06F1/035
    • A logarithmic arithmetic unit includes first logarithmic operation part multiplying an exponent part of floating-point data by a prescribed value, a logarithmic table memory outputting a logarithmic value corresponding to bit data expressing a digit higher than a prescribed digit of a fixed-point part of the floating-point data, divisional precision decision part deciding divisional precision on the basis of the exponent part, division part performing division on a dividend obtained by subtracting the bit data from the fixed-point part and a divisor of the bit data and obtaining a result of division of a number of digits set on the basis of the divisional precision, second logarithmic operation part obtaining the logarithmic value of a value obtained by dividing the fixed-point part by the bit data and sum operation part adding outputs from the first and second logarithmic operation parts and the logarithmic table memory to each other.
    • 对数算术单元包括将浮点数据的指数部分乘以规定值的第一对数运算部,对数表存储器输出对应于与比特数据对应的对数值,比特数据表示高于定点部分的规定数位 所述浮点数据,分割精度判定部根据所述指数部判定分割精度,对所述定点部分减去所述位数据和所述位数据的除数进行除法而得到的除数, 基于分割精度设定的数位分割结果,第二对数运算部分求出通过将定点部分除以比特数据而获得的值的对数值和加法运算部分的加法运算部分,从第一和第 第二对数运算部分和对数表存储器。
    • 4. 发明授权
    • Program control operation to execute a loop processing not immediately
following a loop instruction
    • 程序控制操作执行循环指令后不循环处理
    • US5657485A
    • 1997-08-12
    • US509940
    • 1995-08-01
    • Robert StreitenbergerHiroyuki KawaiYoshitsugu Inoue
    • Robert StreitenbergerHiroyuki KawaiYoshitsugu Inoue
    • G06F9/32
    • G06F9/325G06F9/30065
    • The present invention is directed to a program control unit which enables a program control to achieve an efficient loop processing which does not immediately follow a loop instruction and which contains a start address and end address. In the program control unit, the start address and end address of a loop processing are stored in a register (start) (7) and a register (end) (8), respectively, in synchronization with a clock t1. The stored data "start" of the register (7) and the stored data "end" of the register (8) are inputted to a comparator (12) and a comparator (11), respectively. The comparator (12) compares the output from a delay program counter (18) with the data "start", and sets a flag f start when the comparison result indicates agreement and otherwise resets it. The comparator (11) compares the output from a delay program counter (18) with the data "end", and sets a flag f end when the comparison result indicates agreement and otherwise resets it.
    • 本发明涉及一种程序控制单元,其使得程序控制能够实现不立即循环指令并且包含开始地址和结束地址的有效的循环处理。 在程序控制单元中,循环处理的起始地址和结束地址分别与时钟t1同步地存储在寄存器(起始)(7)和寄存器(结束)(8)中。 寄存器(7)的存储数据“开始”和寄存器(8)的存储数据“结束”分别输入到比较器(12)和比较器(11)。 比较器(12)将来自延迟程序计数器(18)的输出与数据“开始”进行比较,并且当比较结果指示一致时设置标志f开始,否则将其复位。 比较器(11)将来自延迟程序计数器(18)的输出与数据“结束”进行比较,并且当比较结果表示协议时设定标志f结束,否则将其复位。
    • 6. 发明授权
    • Output FIFO data transfer control device
    • 输出FIFO数据传输控制装置
    • US06442627B1
    • 2002-08-27
    • US09453547
    • 1999-12-03
    • Hiroyasu NegishiJunko KobaraYoshitsugu InoueHiroyuki KawaiKeijiro YoshimatsuNelson ChanRobert Streitenberger
    • Hiroyasu NegishiJunko KobaraYoshitsugu InoueHiroyuki KawaiKeijiro YoshimatsuNelson ChanRobert Streitenberger
    • G06F300
    • G06F7/57G06F5/10
    • An output FIFO data transfer control device can comprise a geometric arithmetic core including one integer processing unit or IPU and a plurality of floating-point processing units or FPUs. Each processing unit includes an intermediate buffer or data output buffer for storing a data on an arithmetic result. When an instruction of data transfer from at least one of the plurality of processing units to one output FIFO is issued, a write/read pointer generating unit generates a write pointer identifying a specific location where data on an arithmetic result associated with the instruction is to be stored in the intermediate buffer of at least one of the plurality of processing units. The write/read pointer generating unit also generates a read pointer identifying a specific location where data is to be read out of the intermediate buffer of at least one of the plurality of processing units. A transfer mode setting unit sets a transfer mode identifying which at least one of the plurality of processing units is to transfer data on an arithmetic result, and sequentially furnishes a read enable signal to at least one of the plurality of processing units so as to read out the data from the intermediate buffer of at least one of the plurality of processing units.
    • 输出FIFO数据传送控制装置可以包括包括一个整数处理单元或IPU以及多个浮点处理单元或FPU的几何运算核心。 每个处理单元包括用于存储关于算术结果的数据的中间缓冲器或数据输出缓冲器。 当发出从多个处理单元中的至少一个处理单元到一个输出FIFO的数据传送指令时,写入/读出指针生成单元产生一个写入指针,该指针识别与该指令相关联的算术结果的数据为 被存储在多个处理单元中的至少一个处理单元的中间缓冲器中。 写/读指针生成单元还生成识别要从多个处理单元中的至少一个的中间缓冲器读出数据的特定位置的读指针。 传送模式设置单元设置传送模式,其识别多个处理单元中的至少一个处理单元是在算术结果上传送数据,并且将读取使能信号顺序地提供给多个处理单元中的至少一个,以便读取 从多个处理单元中的至少一个的中间缓冲器输出数据。
    • 7. 发明授权
    • Square root extraction circuit and floating-point square root extraction
device
    • 平方根提取电路和浮点平方根提取装置
    • US6148318A
    • 2000-11-14
    • US964888
    • 1997-11-05
    • Hiroyuki KawaiRobert StreitenbergerYoshitsugu InoueHiroyuki Morinaka
    • Hiroyuki KawaiRobert StreitenbergerYoshitsugu InoueHiroyuki Morinaka
    • G06F7/552G06F7/38
    • G06F7/5525G06F7/483
    • A square root extraction circuit and a floating-point square root extraction device which simplify a circuit structure and improve an operation speed are provided. Portions for generating square root partial data (q3 to q8) include carry output prediction circuits (3 to 8), respectively. The carry output prediction circuit (i) (i equals any one of 3 to 8) receives condition flags (AHin, ALin), the most significant addition result (SUM), and square root partial data (q(i-1)) from the preceding square root partial data generating portion, and also receives a carry input (Cin) to output condition flags (AHout, ALout) for the next square root partial data generating portion, and square root partial data (q(i)). The condition flags (AHout, ALout) serve as the condition flags (AHin, ALin) for the carry output prediction circuit (i+1), respectively.
    • 提供了简化电路结构并提高操作速度的平方根提取电路和浮点平方根提取装置。 用于产生平方根部分数据(q3至q8)的部分分别包括进位输出预测电路(3至8)。 进位输出预测电路(i)(i等于3至8中的任何一个)从第一个输入预测电路(i)中接收条件标志(AHin,ALin),最高有效相加结果(SUM)和平方根部分数据(q(i-1) 前一平方根部分数据生成部分,并且还接收用于下一个平方根部分数据生成部分的输出条件标志(AHout,ALout)的进位输入(Cin)和平方根部分数据(q(i))。 条件标志(AHout,ALout)分别用作进位输出预测电路(i + 1)的条件标志(AHin,ALin)。
    • 9. 发明授权
    • Square root extraction circuit and floating-point square root extraction device
    • 平方根提取电路和浮点平方根提取装置
    • US06820107B1
    • 2004-11-16
    • US09667783
    • 2000-09-22
    • Hiroyuki KawaiRobert StreitenbergerYoshitsugu InoueHiroyuki Morinaka
    • Hiroyuki KawaiRobert StreitenbergerYoshitsugu InoueHiroyuki Morinaka
    • G06F738
    • G06F7/5525G06F7/483
    • A square root extraction circuit and a floating-point square root extraction device which simplify a circuit structure and improve an operation speed are provided. Portions for generating square root partial data (q3 to q8) include carry output prediction circuits (3 to 8), respectively. The carry output prediction circuit (i) (i equals any one of 3 to 8) receives condition flags (AHin, ALin), the most significant addition result (SUM), and square root partial data (q(i−1)) from the preceding square root partial data generating portion, and also receives a carry input (Cin) to output condition flags (AHout, ALout) for the next square root partial data generating portion, and square root partial data (q(i)). The condition flags (AHout, ALout) serve as the condition flags (AHin, ALin) for the carry output prediction circuit (i+1), respectively.
    • 提供了简化电路结构并提高操作速度的平方根提取电路和浮点平方根提取装置。 用于产生平方根部分数据(q3至q8)的部分分别包括进位输出预测电路(3至8)。 进位输出预测电路(i)(i等于3至8中的任何一个)从第一个输入预测电路(i)中接收条件标志(AHin,ALin),最高有效相加结果(SUM)和平方根部分数据(q(i-1) 前一平方根部分数据生成部分,并且还接收用于下一个平方根部分数据生成部分的输出条件标志(AHout,ALout)的进位输入(Cin)和平方根部分数据(q(i))。 条件标志(AHout,ALout)分别用作进位输出预测电路(i + 1)的条件标志(AHin,ALin)。