会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • Clock extracting fabric in a communication device
    • 在通信设备中的时钟提取结构
    • US07277643B2
    • 2007-10-02
    • US10629755
    • 2003-07-30
    • Takashige BabaTatsuya SaitoMasayoshi YagyuShigeo Oomae
    • Takashige BabaTatsuya SaitoMasayoshi YagyuShigeo Oomae
    • H04B10/00H04L27/00H04L12/50H04J3/06
    • H04L25/14H04L7/033
    • A signal communication apparatus of a clock reproduction system in which clock signals are extracted from each of parallel data signals for redigitizing each of the data signals. The apparatus includes a reference clock signal generating circuit which is comprised of a clock extraction circuit for extracting a clock signal from each of a plurality of bits of received data signals, and a clock signal selection circuit for selecting one of the extracted clock signals. Alternatively, the reference clock signal generating circuit may be comprised of a data signal selection circuit for selecting one of a plurality of received data signals, and a clock extraction circuit for extracting a clock signal from the selected bit. Based on the resultant reference clock signal, clock signals are obtained that are phase-adjusted for redigitizing each bit of the received data signals. The selection made in the selection circuit is switched on the basis of the output of a clock signal monitoring circuit that detects the occurrence of abnormalities in the frequency of the extracted clock signal. Thus, the extraction of clock can be continued using other bits in the event of an abnormality in the bit from which the clock is being extracted.
    • 一种时钟再现系统的信号通信装置,其中从每个并行数据信号中提取时钟信号,以对每个数据信号进行重新排序。 该装置包括一个参考时钟信号产生电路,它包括一个时钟提取电路,用于从接收的数据信号的多个比特中提取一个时钟信号;以及时钟信号选择电路,用于选择所提取的时钟信号之一。 或者,参考时钟信号发生电路可以包括用于选择多个接收数据信号中的一个的数据信号选择电路和用于从所选位提取时钟信号的时钟提取电路。 基于所得到的参考时钟信号,获得相位调整的时钟信号,以对接收到的数据信号的每一位进行重新编码。 在选择电路中进行的选择是基于检测提取的时钟信号的频率异常的发生的时钟信号监视电路的输出而被切换的。 因此,在提取时钟的位的异常的情况下,可以使用其他位继续提取时钟。
    • 5. 发明授权
    • Electronic circuit structure, power supply apparatus, power supply system, and electronic apparatus
    • 电子电路结构,电源装置,供电系统和电子设备
    • US07911769B2
    • 2011-03-22
    • US12487279
    • 2009-06-18
    • Hideho YamamuraNaoki MaruKazunori NakajimaKoji NisisuShigeo Oomae
    • Hideho YamamuraNaoki MaruKazunori NakajimaKoji NisisuShigeo Oomae
    • H02B1/20
    • H05K1/0263H05K2201/10272
    • This invention prevents a deterioration of efficiency of a power supply apparatus due to a semiconductor power supply voltage drop, prevents an increase in wasted power, and prevents erroneous operations due to feeder wire voltage drop. In the mounting structure of electronic circuits having a plurality of busbars as current paths on a printed circuit board, the plurality of busbars have almost parallel portions spaced a predetermined distance apart; a span of the parallel portions of the plurality of busbars is greater than the predetermined distance; and in the parallel portions of the plurality of busbars, the plurality of busbars are connected by a wiring pattern. In the switching power supply apparatus built on a printed circuit board, with its output voltage of less than 2 V and its output current of more than 100 A, a means is provided for making the power efficiency higher than 70%.
    • 本发明可防止由于半导体电源电压下降导致的电源装置的效率的劣化,防止浪费电力的增加,并且防止由于馈线电压下降引起的错误操作。 在具有作为印刷电路板上的电流路径的多个母线的电子电路的安装结构中,多个母线具有间隔开预定距离的几乎平行的部分; 多个汇流条的平行部分的跨度大于预定距离; 并且在多个母线的平行部分中,多个母线通过布线图案连接。 在内置于印刷电路板上的开关电源装置中,其输出电压小于2V,其输出电流大于100A,提供了使功率效率高于70%的装置。
    • 6. 发明授权
    • Electronic circuit structure, power supply apparatus, power supply system, and electronic apparatus
    • 电子电路结构,电源装置,供电系统和电子设备
    • US07548411B2
    • 2009-06-16
    • US11260210
    • 2005-10-28
    • Hideho YamamuraNaoki MaruKazunori NakajimaKoji NisisuShigeo Oomae
    • Hideho YamamuraNaoki MaruKazunori NakajimaKoji NisisuShigeo Oomae
    • H02B1/20
    • H05K1/0263H05K2201/10272
    • This invention prevents a deterioration of efficiency of a power supply apparatus due to a semiconductor power supply voltage drop, prevents an increase in wasted power, and prevents erroneous operations due to feeder wire voltage drop.In the mounting structure of electronic circuits having a plurality of busbars as current paths on a printed circuit board, the plurality of busbars have almost parallel portions spaced a predetermined distance apart; a span of the parallel portions of the plurality of busbars is greater than the predetermined distance; and in the parallel portions of the plurality of busbars, the plurality of busbars are connected by a wiring pattern. In the switching power supply apparatus built on a printed circuit board, with its output voltage of less than 2 V and its output current of more than 100 A, a means is provided for making the power efficiency higher than 70%.
    • 本发明可防止由于半导体电源电压下降导致的电源装置的效率的劣化,防止浪费电力的增加,并且防止由于馈线电压下降引起的错误操作。 在具有作为印刷电路板上的电流路径的多个母线的电子电路的安装结构中,多个母线具有间隔开预定距离的几乎平行的部分; 多个汇流条的平行部分的跨度大于预定距离; 并且在多个母线的平行部分中,多个母线通过布线图案连接。 在内置于印刷电路板上的开关电源装置中,其输出电压小于2V,其输出电流大于100A,提供了使功率效率高于70%的装置。