会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • SEMICONDUCTOR DEVICE
    • 半导体器件
    • US20120229197A1
    • 2012-09-13
    • US13369063
    • 2012-02-08
    • Masahiro ARAKIAtsuhiko Ishibashi
    • Masahiro ARAKIAtsuhiko Ishibashi
    • G11C5/14
    • G11C7/1057G11C13/0002
    • The present invention provides a semiconductor device in which an adjustable range of a resistance value of a variable resistance circuit is large. The semiconductor device has an output buffer including a plurality of sets of resistance elements and a plurality of sets of transistors, a plurality of replica circuits, and a plurality of sets of operational amplifiers, and drain currents of the plurality of sets of transistors are adjusted so that output impedances of the output buffer become predetermined values. Therefore, even in the case where the resistance values of the resistance elements largely fluctuate due to fluctuations in manufacture process and the like, the output impedances can be set to predetermined values.
    • 本发明提供一种半导体器件,其中可变电阻电路的电阻值的可调范围大。 半导体器件具有包括多组电阻元件和多组晶体管,多个复制电路和多组运算放大器的输出缓冲器,并且调节多组晶体管的漏极电流 使得输出缓冲器的输出阻抗变为预定值。 因此,即使在电阻元件的电阻值由于制造工艺等的波动而大幅波动的情况下,也可以将输出阻抗设定为规定值。
    • 2. 发明授权
    • Semiconductor device
    • 半导体器件
    • US08350609B2
    • 2013-01-08
    • US13369063
    • 2012-02-08
    • Masahiro ArakiAtsuhiko Ishibashi
    • Masahiro ArakiAtsuhiko Ishibashi
    • H03K5/12
    • G11C7/1057G11C13/0002
    • The present invention provides a semiconductor device in which an adjustable range of a resistance value of a variable resistance circuit is large. The semiconductor device has an output buffer including a plurality of sets of resistance elements and a plurality of sets of transistors, a plurality of replica circuits, and a plurality of sets of operational amplifiers, and drain currents of the plurality of sets of transistors are adjusted so that output impedances of the output buffer become predetermined values. Therefore, even in the case where the resistance values of the resistance elements largely fluctuate due to fluctuations in manufacture process and the like, the output impedances can be set to predetermined values.
    • 本发明提供一种半导体器件,其中可变电阻电路的电阻值的可调范围大。 半导体器件具有包括多组电阻元件和多组晶体管,多个复制电路和多组运算放大器的输出缓冲器,并且调节多组晶体管的漏极电流 使得输出缓冲器的输出阻抗变为预定值。 因此,即使在电阻元件的电阻值由于制造工艺等的波动而大幅波动的情况下,也可以将输出阻抗设定为规定值。
    • 3. 发明授权
    • Power supply system
    • 电源系统
    • US08723367B2
    • 2014-05-13
    • US13011526
    • 2011-01-21
    • Atsuhiko Ishibashi
    • Atsuhiko Ishibashi
    • H01F37/00
    • H02J50/12H02J5/005
    • In a power supply system, reducing influence of a noise etc., optimal electric power is supplied corresponding to power consumption of a receiving side load, and power consumption is decreased greatly. When a potential difference detector 12 detects that a power supply voltage of the receiving side load is decreased lower than a lower limit voltage threshold or increased higher than an upper limit voltage threshold, a burst interval setting unit sets up a burst signal of a pulse width corresponding to the detection result. A burst signal generator generates a burst signal based on the setup, and excites a control primary inductor. A burst signal detector generates a pulse signal in response to electromotive force of a control secondary inductor. A pulse width controller determines increase or decrease of the voltage value of the receiving side load from a no-signal period of a pulse signal, measured by a no-signal period measuring unit, and modifies and outputs a signal outputted by a alternating current generator so as to change a period or the number of times to excite a power primary inductor.
    • 在电源系统中,减小噪声的影响等,根据接收侧的负载的功率消耗来提供最优的电力,大大降低功耗。 当电位差检测器12检测到接收侧负载的电源电压降低到比下限电压阈值低或者高于上限电压阈值时,突发间隔设置单元设置脉冲宽度的脉冲串信号 对应于检测结果。 突发信号发生器基于设置产生脉冲串信号,并激励控制主电感器。 突发信号检测器响应于控制次级电感器的电动势产生脉冲信号。 脉冲宽度控制器从由无信号周期测量单元测量的脉冲信号的无信号周期确定接收侧负载的电压值的增加或减小,并且修改并输出由交流发电机输出的信号 以便改变激励电源初级电感器的周期或次数。
    • 5. 发明申请
    • Disconnection and short detecting circuit that can detect disconnection and short of a signal line transmitting a differential clock signal
    • 断路和短路检测电路,可检测发送差分时钟信号的信号线断开和短路
    • US20050110526A1
    • 2005-05-26
    • US10900312
    • 2004-07-28
    • Atsuhiko IshibashiYasuhiro Fujino
    • Atsuhiko IshibashiYasuhiro Fujino
    • G01R31/02G01R31/28G01R31/317G06F1/04H03K3/037H03K5/19H04L25/02
    • G01R31/025G01R31/317H03K3/037
    • Provided is a disconnection and short detecting circuit capable of detecting disconnection and short of a signal line transmitting a differential clock signal. A differential buffer part DB1 has a first comparator to compare a non-inverting clock signal inputted from a PADI and an inverting clock signal inputted from a PADR; a second comparator to compare a non-inverting clock signal and a reference potential Vref; and a third comparator to compare an inverting clock signal and the reference potential Vref. Their respective outputs are defined as Y, YI and YR, respectively. If the signal line of either a non-inverting clock signal or an inverting clock signal is disconnected, or short-circuited to a grounding potential VSS of a logical value Low, the logical values outputted from the second and the third comparators are equal for a long period of time in one cycle of the non-inverting clock signal or the inverting clock signal. Thereby, if a second D-flip-flop circuit F2a negates an output signal [CD], it is able to judge that disconnection or short occurs.
    • 提供了能够检测发送差分时钟信号的信号线的断开和短路的断开和短路检测电路。 差分缓冲器部分DB1具有第一比较器,用于比较从PADI输入的非反相时钟信号和从PADR输入的反相时钟信号; 第二比较器,用于比较非反相时钟信号和参考电位Vref; 以及比较反相时钟信号和参考电位Vref的第三比较器。 它们各自的输出分别定义为Y,YI和YR。 如果非反相时钟信号或反相时钟信号的信号线断开或短路到逻辑值Low的接地电位VSS,则从第二和第三比较器输出的逻辑值对于 长时间在一个周期的非反相时钟信号或反相时钟信号。 因此,如果第二D触发器电路F 2 a否定输出信号[CD],则能够判断出断开或短路。
    • 6. 发明授权
    • Lock detector and phase locked loop circuit
    • 锁定检测器和锁相环电路
    • US06714083B2
    • 2004-03-30
    • US10131219
    • 2002-04-25
    • Atsuhiko Ishibashi
    • Atsuhiko Ishibashi
    • H03L700
    • H03L7/0891H03L7/095H03L7/18
    • There are provided a lock detector that does not output a lock detecting signal of incorrect content even when approaching phase synchronization, when an input signal stops suddenly, or when a phase difference becomes zero momentarily in the progress that an output signal is synchronized with an input signal, as well as a PLL circuit including this lock detector. Specifically, a PLL circuit includes a lock detector (20) which comprises a reset signal output part (6, 7, 22 to 24) that outputs a reset signal (Pe) upon a phase difference between an input signal (f1) and a feedback signal (f2); and a D-FF circuit (8) that does not output a lock detecting signal (SL) upon receipt of the reset signal. The feedback signal (f2) is inputted to an NAND circuit (23) such that the reset signal is also based on the signal change of the feedback signal (f2). Further, a counter (21) performing output when the input signal (f1) reaches N-cycle is used for the clock of the D-FF circuit (8).
    • 即使在接近相位同步,输入信号突然停止时,或当输出信号与输入同步的进行中相位差变为零时,也不会输出不正确内容的锁定检测信号的锁定检测器 信号,以及包括该锁定检测器的PLL电路。 具体地说,PLL电路包括锁定检测器(20),该锁定检测器包括复位信号输出部分(6,7,22至24),该复位信号输出部分根据输入信号(f1)和反馈信号之间的相位差输出复位信号(Pe) 信号(f2); 以及在接收到复位信号时不输出锁定检测信号(SL)的D-FF电路(8)。 反馈信号(f2)输入到NAND电路(23),使得复位信号也基于反馈信号(f2)的信号变化。 此外,当D-FF电路(8)的时钟使用当输入信号(f1)达到N周期时执行输出的计数器(21)。
    • 8. 发明授权
    • PLL circuit apparatus and phase difference detecting circuit apparatus
    • PLL电路装置和相位差检测电路装置
    • US5347233A
    • 1994-09-13
    • US40314
    • 1993-03-30
    • Atsuhiko IshibashiHarufusa KondohMasaya Kitao
    • Atsuhiko IshibashiHarufusa KondohMasaya Kitao
    • H03L7/095H03L7/087H03L7/089H03L7/107H03L7/113H03L7/00
    • H03L7/107H03L7/0891H03L7/113
    • A PLL circuit apparatus in accordance with the present invention includes a phase comparator, a delay circuit, a NOR circuit, and a loop filter. The phase comparator detects a phase difference between a reference clock signal and an internal clock signal. The delay circuit delays the reference clock signal by a delay time of an output of the phase comparator. The NOR circuit determines which pulse width is larger of a phase difference detecting signal from the phase comparator or of the delayed reference clock signal. The loop filter has its gain changed in response to an output of the NOR circuit. Thus, it is possible to shorten a synchronization pull-in time and accurately detect a deviation in synchronization. In addition, if a gain control signal is reset on the basis of logic states of a reference clock signal and an internal clock signal in accordance with rising edges and falling edges of the clock signals, it is possible to generate successive gain control signals.
    • 根据本发明的PLL电路装置包括相位比较器,延迟电路,NOR电路和环路滤波器。 相位比较器检测参考时钟信号和内部时钟信号之间的相位差。 延迟电路将参考时钟信号延迟相位比较器的输出的延迟时间。 NOR电路确定来自相位比较器或延迟的参考时钟信号的相位差检测信号的哪个脉冲宽度较大。 环路滤波器的增益响应于NOR电路的输出而改变。 因此,可以缩短同步引入时间并精确地检测同步偏差。 此外,如果根据时钟信号的上升沿和下降沿基于参考时钟信号和内部时钟信号的逻辑状态来复位增益控制信号,则可以产生连续的增益控制信号。
    • 10. 发明授权
    • Disconnection and short detecting circuit that can detect disconnection and short of a signal line transmitting a differential clock signal
    • 断路和短路检测电路,可检测发送差分时钟信号的信号线断开和短路
    • US07397269B2
    • 2008-07-08
    • US11730987
    • 2007-04-05
    • Atsuhiko IshibashiYasuhiro Fujino
    • Atsuhiko IshibashiYasuhiro Fujino
    • H03K19/007
    • G01R31/025G01R31/317H03K3/037
    • Provided is a disconnection and short detecting circuit capable of detecting disconnection and short of a signal line transmitting a differential clock signal. A differential buffer part DB1 has a first comparator to compare a non-inverting clock signal inputted from a PADI and an inverting clock signal inputted from a PADR; a second comparator to compare a non-inverting clock signal and a reference potential Vref; and a third comparator to compare an inverting clock signal and the reference potential Vref. Their respective outputs are defined as Y, YI and YR, respectively. If the signal line of either a non-inverting clock signal or an inverting clock signal is disconnected, or short-circuited to a grounding potential VSS of a logical value Low, the logical values outputted from the second and the third comparators are equal for a long period of time in one cycle of the non-inverting clock signal or the inverting clock signal. Thereby, if a second D-flip-flop circuit F2a negates an output signal [CD], it is able to judge that disconnection or short occurs.
    • 提供了能够检测发送差分时钟信号的信号线的断开和短路的断开和短路检测电路。 差分缓冲器部分DB1具有第一比较器,用于比较从PADI输入的非反相时钟信号和从PADR输入的反相时钟信号; 第二比较器,用于比较非反相时钟信号和参考电位Vref; 以及比较反相时钟信号和参考电位Vref的第三比较器。 它们各自的输出分别定义为Y,YI和YR。 如果非反相时钟信号或反相时钟信号的信号线断开或短路到逻辑值Low的接地电位VSS,则从第二和第三比较器输出的逻辑值对于 长时间在一个周期的非反相时钟信号或反相时钟信号。 因此,如果第二D触发器电路F 2 a否定输出信号[CD],则能够判断出断开或短路。