会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明申请
    • DATA PROCESSING DEVICE
    • 数据处理设备
    • US20080137429A1
    • 2008-06-12
    • US11971887
    • 2008-01-09
    • Masaaki TERASAWAYoshiki KawajiriTakanori Yamazoe
    • Masaaki TERASAWAYoshiki KawajiriTakanori Yamazoe
    • G11C16/06
    • G11C16/0466G11C16/08G11C16/10G11C16/32
    • A delay from the release of a low power consumption mode of nonvolatile memory to the restart of read operation is reduced. Nonvolatile memory which can electrically rewrite stored information has in well regions plural nonvolatile memory cell transistors having drain electrodes and source electrodes respectively coupled to bit lines and source lines and gate electrodes coupled to word lines and storing information based on a difference between threshold voltages to a word line select level in read operation, and the nonvolatile memory has a low power consumption mode. In the low power consumption mode, a second voltage lower than a circuit ground voltage and higher than a first negative voltage necessary for read operation is supplied to the well regions and word lines. When boost forming a rewriting negative voltage therein, a circuit node at a negative voltage is not the circuit ground voltage in the low power consumption mode.
    • 从非易失性存储器的低功耗模式的释放到读取操作的重新开始的延迟降低。 可以电重写存储的信息的非易失性存储器在阱区中具有多个非易失性存储单元晶体管,其具有分别耦合到位线和源极线的漏电极和源电极以及耦合到字线的栅电极,并且基于阈值电压之间的差存储信息 读操作中的字线选择电平,而非易失性存储器具有低功耗模式。 在低功耗模式中,将低于电路接地电压并高于读操作所需的第一负电压的第二电压提供给阱区和字线。 当升压形成重写负电压时,负电压的电路节点不是低功耗模式下的电路接地电压。
    • 3. 发明授权
    • Data processing circuit for contactless IC card
    • 非接触式IC卡数据处理电路
    • US07652924B2
    • 2010-01-26
    • US12171724
    • 2008-07-11
    • Yoshiki KawajiriMasaaki TerasawaTakanori Yamazoe
    • Yoshiki KawajiriMasaaki TerasawaTakanori Yamazoe
    • G11C16/04
    • G11C5/145G11C16/12
    • The present invention is directed to largely reduce peak current at the time of operation of a boosting circuit provided for an EEPROM. In the erase/write operation, first, a low-frequency clock signal as a selection clock signal is input by a low-frequency clock control signal to a charge pump. After lapse of a certain period (about ⅓ of fall time), a high-frequency clock signal having a frequency higher than that of the low-frequency clock signal is output by a high-frequency clock control signal and is input as the selection clock signal to the charge pump to boost a voltage to a predetermined voltage level. In such a manner, while suppressing the peak of consumption current, the fall time of the boosted voltage can be shortened.
    • 本发明旨在大大降低为EEPROM提供的升压电路的操作时的峰值电流。 在擦除/写入操作中,首先,作为选择时钟信号的低频时钟信号通过低频时钟控制信号输入到电荷泵。 在经过一定时间(大约下降时间的1/3)之后,通过高频时钟控制信号输出频率高于低频时钟信号的高频时钟信号,作为 选择时钟信号到电荷泵以将电压升高到预定的电压电平。 以这种方式,在抑制消耗电流的峰值的同时,可以缩短升压电压的下降时间。
    • 4. 发明申请
    • Data processing device
    • 数据处理装置
    • US20070274129A1
    • 2007-11-29
    • US11819974
    • 2007-06-29
    • Masaaki TerasawaYoshiki KawajiriTakanori Yamazoe
    • Masaaki TerasawaYoshiki KawajiriTakanori Yamazoe
    • G11C11/34
    • G11C16/0466G11C16/08G11C16/10G11C16/32
    • A delay from the release of a low power consumption mode of nonvolatile memory to the restart of read operation is reduced. Nonvolatile memory which can electrically rewrite stored information has in well regions plural nonvolatile memory cell transistors having drain electrodes and source electrodes respectively coupled to bit lines and source lines and gate electrodes coupled to word lines and storing information based on a difference between threshold voltages to a word line select level in read operation, and the nonvolatile memory has a low power consumption mode. In the low power consumption mode, a second voltage lower than a circuit ground voltage and higher than a first negative voltage necessary for read operation is supplied to the well regions and word lines. When boost forming a rewriting negative voltage therein, a circuit node at a negative voltage is not the circuit ground voltage in the low power consumption mode.
    • 从非易失性存储器的低功耗模式的释放到读取操作的重新开始的延迟降低。 可以电重写存储的信息的非易失性存储器在阱区中具有多个非易失性存储单元晶体管,其具有分别耦合到位线和源极线的漏电极和源电极以及耦合到字线的栅电极,并且基于阈值电压之间的差存储信息 读操作中的字线选择电平,而非易失性存储器具有低功耗模式。 在低功耗模式中,将低于电路接地电压并高于读操作所需的第一负电压的第二电压提供给阱区和字线。 当升压形成重写负电压时,负电压的电路节点不是低功耗模式下的电路接地电压。
    • 5. 发明申请
    • Data processing apparatus
    • 数据处理装置
    • US20070247920A1
    • 2007-10-25
    • US11819288
    • 2007-06-26
    • Yoshiki KawajiriMasaaki TerasawaTakanori Yamazoe
    • Yoshiki KawajiriMasaaki TerasawaTakanori Yamazoe
    • G11C7/00
    • G11C5/145G11C16/12
    • The present invention is directed to largely reduce peak current at the time of operation of a boosting circuit provided for an EEPROM. In the erase/write operation, first, a low-frequency clock signal as a selection clock signal is input by a low-frequency clock control signal to a charge pump. After lapse of a certain period (about ⅓ of fall time), a high-frequency clock signal having a frequency higher than that of the low-frequency clock signal is output by a high-frequency clock control signal and is input as the selection clock signal to the charge pump to boost a voltage to a predetermined voltage level. In such a manner, while suppressing the peak of consumption current, the fall time of the boosted voltage can be shortened.
    • 本发明旨在大大降低为EEPROM提供的升压电路的操作时的峰值电流。 在擦除/写入操作中,首先,作为选择时钟信号的低频时钟信号通过低频时钟控制信号输入到电荷泵。 在经过一定时间(大约下降时间的1/3)之后,通过高频时钟控制信号输出频率高于低频时钟信号的高频时钟信号,作为 选择时钟信号到电荷泵以将电压升高到预定的电压电平。 以这种方式,在抑制消耗电流的峰值的同时,可以缩短升压电压的下降时间。
    • 6. 发明授权
    • Nonvolatile memory with multi-frequency charge pump control
    • 具有多频电荷泵控制的非易失性存储器
    • US07251162B2
    • 2007-07-31
    • US11115132
    • 2005-04-27
    • Yoshiki KawajiriMasaaki TerasawaTakanori Yamazoe
    • Yoshiki KawajiriMasaaki TerasawaTakanori Yamazoe
    • G11C16/04
    • G11C5/145G11C16/12
    • The present invention is directed to largely reduce peak current at the time of operation of a boosting circuit provided for an EEPROM. In the erase/write operation, first, a low-frequency clock signal as a selection clock signal is input by a low-frequency clock control signal to a charge pump. After lapse of a certain period (about ⅓ of fall time), a high-frequency clock signal having a frequency higher than that of the low-frequency clock signal is output by a high-frequency clock control signal and is input as the selection clock signal to the charge pump to boost a voltage to a predetermined voltage level. In such a manner, while suppressing the peak of consumption current, the fall time of the boosted voltage can be shortened.
    • 本发明旨在大大降低为EEPROM提供的升压电路的操作时的峰值电流。 在擦除/写入操作中,首先,作为选择时钟信号的低频时钟信号通过低频时钟控制信号输入到电荷泵。 在经过一定时间(大约下降时间的1/3)之后,通过高频时钟控制信号输出频率高于低频时钟信号的高频时钟信号,作为 选择时钟信号到电荷泵以将电压升高到预定的电压电平。 以这种方式,在抑制消耗电流的峰值的同时,可以缩短升压电压的下降时间。
    • 9. 发明授权
    • Data processing device
    • 数据处理装置
    • US07512007B2
    • 2009-03-31
    • US11971887
    • 2008-01-09
    • Masaaki TerasawaYoshiki KawajiriTakanori Yamazoe
    • Masaaki TerasawaYoshiki KawajiriTakanori Yamazoe
    • G11C11/34G11C16/04G11C16/06G11C5/14
    • G11C16/0466G11C16/08G11C16/10G11C16/32
    • A delay from the release of a low power consumption mode of nonvolatile memory to the restart of read operation is reduced. Nonvolatile memory which can electrically rewrite stored information has in well regions plural nonvolatile memory cell transistors having drain electrodes and source electrodes respectively coupled to bit lines and source lines and gate electrodes coupled to word lines and storing information based on a difference between threshold voltages to a word line select level in read operation, and the nonvolatile memory has a low power consumption mode. In the low power consumption mode, a second voltage lower than a circuit ground voltage and higher than a first negative voltage necessary for read operation is supplied to the well regions and word lines. When boost forming a rewriting negative voltage therein, a circuit node at a negative voltage is not the circuit ground voltage in the low power consumption mode.
    • 从非易失性存储器的低功耗模式的释放到读取操作的重新开始的延迟降低。 可以电重写存储的信息的非易失性存储器在阱区中具有多个非易失性存储单元晶体管,其具有分别耦合到位线和源极线的漏电极和源电极以及耦合到字线的栅电极,并且基于阈值电压之间的差存储信息 读操作中的字线选择电平,而非易失性存储器具有低功耗模式。 在低功耗模式中,将低于电路接地电压并高于读操作所需的第一负电压的第二电压提供给阱区和字线。 当升压形成重写负电压时,负电压的电路节点不是低功耗模式下的电路接地电压。