会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Semiconductor component and method of manufacture
    • 半导体元件及制造方法
    • US07223640B2
    • 2007-05-29
    • US11071375
    • 2005-03-03
    • Mario M. PelellaDarin A. ChanSimon S. Chan
    • Mario M. PelellaDarin A. ChanSimon S. Chan
    • H01L21/00H01L21/20H01L21/84H01L21/336H01L21/8234H01L21/425
    • H01L21/823481H01L21/84H01L27/1203
    • A semiconductor component having analog and logic circuit elements manufactured from an SOI substrate and a method for manufacturing the semiconductor component. An SOI substrate has a support wafer coupled to an active wafer through an insulating material. Openings are formed in the active wafer, extend through the insulating material, and expose portions of the support wafer. Epitaxial semiconductor material is grown on the exposed portions of the support wafer. Analog circuitry is manufactured from the epitaxially grown semiconductor material and high performance logic circuitry is manufactured from the active wafer. The processing steps for manufacturing the analog circuitry are decoupled from the steps for manufacturing the high performance logic circuitry. A substrate contact is made from a portion of the epitaxially grown semiconductor material that is electrically isolated from the portion in which the analog circuitry is manufactured.
    • 具有由SOI衬底制造的模拟和逻辑电路元件的半导体元件和用于制造半导体元件的方法。 SOI衬底具有通过绝缘材料耦合到有源晶片的支撑晶片。 开口形成在有源晶片中,延伸穿过绝缘材料,并暴露支撑晶片的部分。 外延半导体材料在支撑晶片的暴露部分上生长。 模拟电路由外延生长的半导体材料制成,高性能逻辑电路由有源晶片制造。 用于制造模拟电路的处理步骤与用于制造高性能逻辑电路的步骤分离。 从与制造模拟电路的部分电隔离的外延生长的半导体材料的一部分制成衬底接触。
    • 9. 发明授权
    • Local interconnect having increased misalignment tolerance
    • 本地互连具有增加的不对准公差
    • US07879718B2
    • 2011-02-01
    • US11616544
    • 2006-12-27
    • Simon S. Chan
    • Simon S. Chan
    • H01L21/44
    • H01L27/11568H01L21/76895H01L21/76897H01L23/485H01L27/115H01L27/11521H01L27/11524H01L2924/0002H01L2924/00
    • A method is provided for forming an interconnect in a semiconductor memory device. The method includes forming a pair of source select transistors on a substrate. A source region is formed in the substrate between the pair of source select transistors. A first inter-layer dielectric is formed between the pair of source select transistors. A mask layer is deposited over the pair of source select transistors and the inter-layer dielectric, where the mask layer defines a local interconnect area between the pair of source select transistors having a width less than a distance between the pair of source select transistors. The semiconductor memory device is etched to remove a portion of the first inter-layer dielectric in the local interconnect area, thereby exposing the source region. A metal contact is formed in the local interconnect area.
    • 提供一种用于在半导体存储器件中形成互连的方法。 该方法包括在衬底上形成一对源极选择晶体管。 源区域形成在一对源极选择晶体管之间的衬底中。 在所述一对源极选择晶体管之间形成第一层间电介质。 掩模层沉积在一对源极选择晶体管和层间电介质上,其中掩模层限定了一对源极选择晶体管之间的局部互连区域,其宽度小于一对源选择晶体管之间的距离。 蚀刻半导体存储器件以去除局部互连区域中的第一层间电介质的一部分,从而暴露源极区域。 在局部互连区域中形成金属接触。
    • 10. 发明授权
    • Two-bit memory cell having conductive charge storage segments and method for fabricating same
    • 具有导电电荷存储段的二位存储单元及其制造方法
    • US07538383B1
    • 2009-05-26
    • US11416703
    • 2006-05-03
    • Meng DingSimon S. Chan
    • Meng DingSimon S. Chan
    • H01L29/792
    • H01L29/7923H01L27/115H01L27/11568
    • According to one exemplary embodiment, a two-bit memory cell includes a gate stack situated over a substrate, where the gate stack includes a charge-trapping layer. The charge-trapping layer includes first and second conductive segments and a nitride segment, where the nitride segment is situated between the first and second conductive segments. The nitride segment electrically insulates the first conductive segment from the second conductive segment. The first and second conductive segments provide respective first and second data bit storage locations in the two-bit memory cell. The gate stack can further include a lower oxide segment situated between the substrate and the charge-trapping layer. The gate stack can further include an upper oxide segment situated over the charge-trapping layer. The gate stack can be situated between a first dielectric segment and a second dielectric segment, where the first and second dielectric segments are situated over respective first and second bitlines.
    • 根据一个示例性实施例,两比特存储器单元包括位于衬底上方的栅极堆叠,其中栅极堆叠包括电荷捕获层。 电荷捕获层包括第一和第二导电段和氮化物区段,其中氮化物区段位于第一和第二导电区段之间。 氮化物区段将第一导电段与第二导电段电绝缘。 第一和第二导电段在双位存储单元中提供相应的第一和第二数据位存储单元。 栅极堆叠还可以包括位于衬底和电荷俘获层之间的较低氧化物段。 栅极堆叠还可以包括位于电荷捕获层上方的上部氧化物段。 栅极堆叠可以位于第一介电段和第二介电段之间,其中第一和第二介电段位于相应的第一和第二位线之上。