会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • Carboxamides derivatives
    • 甲酰胺衍生物
    • US20060135613A1
    • 2006-06-22
    • US10517646
    • 2003-06-12
    • Makoto ShimazakiOsamu SakuraiKanako HiraiKlaus UrbahnsNoriyuki YamamotoSatoru YoshikawaMasaomi UmedaMasaomi Tajimi
    • Makoto ShimazakiOsamu SakuraiKanako HiraiKlaus UrbahnsNoriyuki YamamotoSatoru YoshikawaMasaomi UmedaMasaomi Tajimi
    • A61K31/198A61K31/195C07C237/38
    • C07C235/34
    • The present invention relates to carboxamides which are useful as an active ingredient of pharmaceutical preparations. The carboxamides of the present invention have IP receptor antagonistic activity, and can be used for the prophylaxis and treatment of diseases associated with IP receptor antagonistic activity. Such diseases include urological diseases or disorder as follows: bladder outlet obstruction, overactive bladder, urinary incontinence, detrusor hyper-reflexia, detrusor instability, reduced bladder capacity, frequency of micturition, urge incontinence, stress incontinence, bladder hyperreactivity, benighn prostatic hypertrophy (BPH), prostatitis, urinary frequency, nocturia, urinary urgency, pelvic hypersensitivity, urethritis, pelvic pain syndrome, prostatodynia, cystitis, or idiophatic bladder hypersensitivity. The compounds of the present invention are also useful for treatment of pain including, but not limited to inflammatory pain, neuropathic pain, acute pain, chronic pain, dental pain, premenstrual pain, visceral pain, headaches, and the like; hypotension; hemophilia and hemorrhage; and inflammation, since the diseases are alleviated by treatment with an IP receptor antagonist.
    • 本发明涉及可用作药物制剂活性成分的羧酰胺。 本发明的甲酰胺具有IP受体拮抗活性,可用于预防和治疗与IP受体拮抗活性相关的疾病。 这些疾病包括泌尿系统疾病或紊乱,如下:膀胱出口阻塞,膀胱过度活动,尿失禁,逼尿肌反射反射,逼尿肌不稳定,膀胱容量减少,排尿频率,急迫性尿失禁,压力性尿失禁,膀胱反应过度,前列腺肥大 ),前列腺炎,尿频,夜尿症,尿急,盆腔超敏反应,尿道炎,盆腔疼痛综合征,前列腺痛,膀胱炎或自发性膀胱过敏。 本发明的化合物还可用于治疗疼痛,包括但不限于炎性疼痛,神经性疼痛,急性疼痛,慢性疼痛,牙痛,经前痛,内脏痛,头痛等; 低血压 血友病和出血; 和炎症,因为通过用IP受体拮抗剂治疗来减轻疾病。
    • 3. 发明申请
    • Phenyl or heteroaryl amino alkane derivatives as ip receptor antagonist
    • 苯基或杂芳基氨基烷烃衍生物作为ip受体拮抗剂
    • US20060089371A1
    • 2006-04-27
    • US10534174
    • 2003-10-29
    • Toshiki MurataMasami UmedaSatoru YoshikawaKlaus UrbahnsJang GuptaOsamu Sakurai
    • Toshiki MurataMasami UmedaSatoru YoshikawaKlaus UrbahnsJang GuptaOsamu Sakurai
    • A61K31/506C07D403/02
    • C07D213/64C07C229/36C07D213/74C07D231/38C07D239/42C07D241/20C07D261/14C07D277/42C07D401/04C07D401/10C07D401/12C07D403/10C07D403/12C07D405/10
    • The present invention relates to phenyl or heteroaryl amino alkane derivatives of formula (I) in which the groups Q1-Q4, Ar, and R1-R7 are as defined in the specification and claims. These materials are useful as active ingredients of pharmaceutical preparations. The phenyl or heteroaryl amino alkanes of the present invention have IP receptor antagonistic activity, and can be used for the prophylaxis and treatment of diseases associated with IP receptor antagonistic activity. Such diseases include urological diseases or disorders as follows: bladder outlet obstruction, overactive bladder, urinary incontinence, detrusor hyper-reflexia, detrusor instability, reduced bladder capacity, frequency of micturition, urge incontinence, stress incontinence, bladder hyperreactivity, benighn prostatic hypertrophy (BPH), prostatitis, urinary frequency, nocturia, urinary urgency, pelvic hypersensitivity, urethritis, pelvic pain syndrome, prostatodynia, cystitis, or idiophatic bladder hypersensitivity. The compounds of the present invention are also useful for treatment of pain including, but not limited to inflammatory pain, neuropathic pain, acute pain, chronic pain, dental pain, premenstrual pain, visceral pain, headaches, and the like; hypotension; hemophilia and hemorrhage; and inflammation, since these diseases also are alleviated by treatment with an IP receptor antagonist. The application claims the compounds, pharmaceutical compositions containing them, and methods of treatment using them.
    • 本发明涉及式(I)的苯基或杂芳基氨基烷烃衍生物,其中基团Q 1,Q 4,Ar和R 1, SUP> -R 7如说明书和权利要求中所定义。 这些材料可用作药物制剂的活性成分。 本发明的苯基或杂芳基氨基烷烃具有IP受体拮抗活性,可用于预防和治疗与IP受体拮抗活性相关的疾病。 这些疾病包括泌尿系统疾病或疾病如下:膀胱出口阻塞,膀胱过度活动,尿失禁,逼尿肌反射反射,逼尿肌不稳定,膀胱容量减少,排尿频率,急迫性尿失禁,压力性尿失禁,膀胱高反应性,良性前列腺肥大 ),前列腺炎,尿频,夜尿症,尿急,盆腔超敏反应,尿道炎,盆腔疼痛综合征,前列腺痛,膀胱炎或自发性膀胱过敏。 本发明的化合物还可用于治疗疼痛,包括但不限于炎性疼痛,神经性疼痛,急性疼痛,慢性疼痛,牙痛,经前痛,内脏痛,头痛等; 低血压 血友病和出血; 和炎症,因为这些疾病也通过用IP受体拮抗剂治疗而缓解。 本申请要求化合物,含有它们的药物组合物和使用它们的治疗方法。
    • 4. 发明授权
    • PC card
    • PC卡
    • US07265989B2
    • 2007-09-04
    • US10551845
    • 2004-04-07
    • Masayoshi SonSatoru Yoshikawa
    • Masayoshi SonSatoru Yoshikawa
    • H05K9/00
    • H05K5/0269Y10S439/945Y10S439/946
    • A PC card is provided which can be used to add multiple capabilities to an information processing apparatus in cooperation with a conventional card only by the use of a single card slot.The PC card 1 comprises a card main body 10 which is provided with a connection plug 11 for connecting with the information processing apparatus 20 and a card connector 12 through which an additional card 30 can be connected, and which is connected to the information processing apparatus 20 to add multiple capabilities to the information processing apparatus; a pair of parallel rail members 13 serving to guide the additional card 30 for insertion; and a bridge member 14 connected between said pair of parallel rail members in order not to block the insertion path.
    • 提供了一种PC卡,其可以仅通过使用单个卡槽才能与常规卡协同地向信息处理设备添加多个能力。 PC卡1包括卡主体10,其具有用于与信息处理装置20连接的连接插头11和可以连接附加卡30的卡连接器12,并且连接到信息处理装置 以向信息处理设备添加多个能力; 用于引导附加卡30插入的一对平行轨道构件13; 以及连接在所述一对平行导轨构件之间以便不阻挡插入路径的桥构件14。
    • 5. 发明申请
    • Pc card
    • 电脑卡
    • US20060289619A1
    • 2006-12-28
    • US10551845
    • 2004-04-07
    • Masayoshi SonSatoru Yoshikawa
    • Masayoshi SonSatoru Yoshikawa
    • G06F17/00
    • H05K5/0269Y10S439/945Y10S439/946
    • A PC card is provided which can be used to add multiple capabilities to an information processing apparatus in cooperation with a conventional card only by the use of a single card slot. The PC card 1 comprises a card main body 10 which is provided with a connection plug 11 for connecting with the information processing apparatus 20 and a card connector 12 through which an additional card 30 can be connected, and which is connected to the information processing apparatus 20 to add multiple capabilities to the information processing apparatus; a pair of parallel rail members 13 serving to guide the additional card 30 for insertion; and a bridge member 14 connected between said pair of parallel rail members in order not to block the insertion path.
    • 提供了一种PC卡,其可以仅通过使用单个卡槽才能与常规卡协同地向信息处理设备添加多个能力。 PC卡1包括卡主体10,其具有用于与信息处理设备20连接的连接插头11和可以连接附加卡30的卡连接器12,并且连接到信息处理设备 以向信息处理设备添加多个能力; 用于引导附加卡30插入的一对平行轨道构件13; 以及连接在所述一对平行导轨构件之间以便不阻挡插入路径的桥构件14。
    • 6. 发明授权
    • Method of manufacturing integrated circuit device
    • 集成电路器件制造方法
    • US06304998B1
    • 2001-10-16
    • US09040321
    • 1998-03-18
    • Yasuo KamiyaSatoru Yoshikawa
    • Yasuo KamiyaSatoru Yoshikawa
    • G06F1750
    • G06F17/5022
    • A method conducts logic simulation in an integrated circuit device, in which a macro containing logic circuits formed therein is included in a chip including a plurality of cells. The method determines a first delay parameter relating to an input terminal of an internal cell of the macro connected to the input terminal of the macro, and a second delay parameter relating to an output terminal of an internal cell of the macro connected to the output terminal of the macro. The method then determines delay time data for a whole logic circuit including the plurality of cells and the macro, in accordance with delay parameters determined for the macro, in which the first delay parameter is taken as an input terminal delay parameter and the second delay parameter is taken as an output terminal delay parameter; delay parameters determined for the plurality of cells; and connection data for the whole logic circuit. The method merges the determined delay time data for the whole logic circuit and internal delay time data for the macro so as to conduct a logic simulation for the whole logic circuit in accordance with the merged delay time data.
    • 一种方法在集成电路器件中进行逻辑仿真,其中包含其中形成的逻辑电路的宏被包括在包括多个单元的芯片中。 该方法确定与连接到宏的输入端的宏的内部单元的输入端相关的第一延迟参数,以及与连接到输出端的宏的内部单元的输出端有关的第二延迟参数 的宏。 然后,该方法根据为宏确定的延迟参数确定包括多个小区和宏的整个逻辑电路的延迟时间数据,其中将第一延迟参数作为输入终端延迟参数,而第二延迟参数 作为输出端延迟参数; 对于所述多个单元确定的延迟参数; 和整个逻辑电路的连接数据。 该方法将确定的整个逻辑电路的延迟时间数据和宏的内部延迟时间数据合并,以便根据合并的延迟时间数据对整个逻辑电路进行逻辑仿真。
    • 9. 发明申请
    • Pc card and pc card control method
    • Pc卡和pc卡控制方式
    • US20070101035A1
    • 2007-05-03
    • US10554398
    • 2004-04-21
    • Masayoshi SonSatoru Yoshikawa
    • Masayoshi SonSatoru Yoshikawa
    • H05K7/10G06F13/00
    • G06F1/1632
    • A PC card and a method of controlling the PC card are provided which can be used to add multiple capabilities to an information processing apparatus in cooperation with a conventional card only by the use of a single card slot. The PC card 1 is provided with a multifunctional adapter unit 2 which controls data exchange between the information processing apparatus 20 and the function of the PC card or data exchange between the information processing apparatus 20 and the function of the PHS card, and a PC card function control unit 3 which controls the function of the PC card. The multifunctional adapter unit 2 is provided with a communication control unit 2a, an area builder unit 2b, an address control unit 2c, an interrupt request control unit 2d, and an interrupt cause register set 2e. A global card information structure and a global register area are built in the multifunctional adapter unit 2 by the area builder unit 2b in order to control the address operations to the PC card 1 by the information processing apparatus when the information processing apparatus refers to the PC card, and thereby both the memory spaces of the PC card function control unit 3 and the PHS card function control unit 4 can be accessed.
    • 提供了一种PC卡和一种控制PC卡的方法,其可以仅通过使用单个卡槽才能与常规卡协同地向信息处理设备添加多个能力。 PC卡1设置有多功能适配器单元2,其控制信息处理设备20与PC卡的功能或信息处理设备20与PHS卡的功能之间的数据交换,以及PC卡 功能控制单元3,其控制PC卡的功能。 多功能适配器单元2设置有通信控制单元2a,区域构建器单元2b,地址控制单元2c,中断请求控制单元2d以及中断引起寄存器组2e。 为了在信息处理装置参考信息处理装置参考的情况下,由信息处理装置控制对PC卡1的地址操作,全域卡信息结构和全局寄存器区域由区域构建器单元2b构建在多功能适配器单元2中 PC卡,从而可以访问PC卡功能控制单元3和PHS卡功能控制单元4的两个存储空间。
    • 10. 发明授权
    • Large-scale-integration circuit device and method of manufacturing same
    • 大规模集成电路器件及其制造方法
    • US06012833A
    • 2000-01-11
    • US878080
    • 1997-06-18
    • Satoru Yoshikawa
    • Satoru Yoshikawa
    • G01R31/28G06F17/50H01L21/82H01L27/02G06F19/00
    • H01L27/0207G06F17/5022
    • A method of manufacturing an integration circuit device that includes generating logic library data with respect to a macro that includes a predetermined macro core and boundary cells positioned near input and output terminals of the macro. The logic library data includes delay characteristic data of the boundary cells given as attribute data to the input and output terminals. A logic circuit, that includes a plurality of cells and the macro, is designed, with the cells being connected to the macro core through the boundary cells connected to the input and output terminals. A delay time of the macro is calculated based on the delay characteristic data with respect to the designed logic circuit. A logic simulation on the designed logic circuit is effected based on the calculated delay time.
    • 一种制造积分电路器件的方法,包括相对于包含预定宏核心的微距产生逻辑库数据,以及位于该宏的输入和输出端附近的边界单元。 逻辑库数据包括作为输入和输出端子的属性数据给出的边界单元的延迟特性数据。 设计包括多个单元和宏的逻辑电路,其中单元通过连接到输入和输出端子的边界单元连接到宏核。 基于相对于设计的逻辑电路的延迟特性数据来计算宏的延迟时间。 基于所计算的延迟时间,对设计的逻辑电路进行逻辑仿真。