会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Method and apparatus for data frame synchronization and delineation
    • 用于数据帧同步和描绘的方法和装置
    • US07991296B1
    • 2011-08-02
    • US11938019
    • 2007-11-09
    • Cesar A. JohnstonJohn M. Chiang
    • Cesar A. JohnstonJohn M. Chiang
    • H04B10/00H04J14/00
    • H04J3/0608
    • A circuit and method to synchronize with a data transmission having a plurality of data transmission frames each with a start boundary identified by a predetermined synchronization pattern, includes comparing sets of data within the data transmission to a predetermined synchronization pattern. A frame tracking signal is assigned to each one of the plurality of comparison results that indicates a match between a data pattern within one of the plurality of sets of data and the predetermined synchronization pattern, including matches that occur multiple times within a known duration of the data transmission frame duration. Based on each frame tracking signal assigned to a comparison result, the start boundary of the data transmission frames is searched. The start boundary may be search by monitoring successive occurrences of the predetermined synchronization pattern in the data transmission at intervals of the known data transmission frame duration for each data matching data pattern. If the predetermined synchronization pattern occurs successively in the data transmission, the associated data pattern is confirmed as the synchronization pattern in the data transmission, and synchronization with the data transmission is achieved.
    • 一种与具有多个数据传输帧的数据传输同步的电路和方法,每个数据传输帧具有由预定的同步模式识别的起始边界,包括将数据传输中的数据集合与预定的同步模式进行比较。 帧跟踪信号被分配给多个比较结果中的每一个,其指示多个数据集合中的一个数据和预定同步模式之间的数据模式之间的匹配,包括在所述多个比较结果的已知持续时间内发生多次的匹配 数据传输帧持续时间。 基于分配给比较结果的每个帧跟踪信号,搜索数据传输帧的起始边界。 可以通过以每个数据匹配数据模式的已知数据传输帧持续时间的间隔监视数据传输中的预定同步模式的连续出现来搜索起始边界。 如果在数据传输中连续发生预定同步模式,则在数据传输中确认相关联的数据模式作为同步模式,并实现与数据传输的同步。
    • 2. 发明授权
    • Method and apparatus for controlling timing of a transmission signal from a network termination device
    • 用于控制来自网络终端设备的传输信号的定时的方法和装置
    • US08913895B1
    • 2014-12-16
    • US13523610
    • 2012-06-14
    • John M. ChiangCesar A. Johnston
    • John M. ChiangCesar A. Johnston
    • H04B10/40
    • H04J3/0682H04J3/0694H04Q11/0067H04Q2011/0079
    • In a method for controlling timing of a transmission signal from a network termination device having a receiver and a transmitter, a signal is received at the receiver of the network termination device, the signal having been transmitted in accordance with a predetermined bit rate. A core clock signal for the receiver is determined based on the predetermined bit rate at which the signal was transmitted, and the core clock signal is communicated to the transmitter of the network termination device. At the transmitter of the network termination device, a phase adjusted clock signal is generated, and the phase adjusted clock signal is set as the transmitter clock signal. The transmitter clock signal is offset from the core clock signal, and the transmission signal is transmitted from the transmitter of the network termination device based on the transmitter clock signal.
    • 在用于控制来自具有接收机和发射机的网络终端装置的发送信号的定时的方法中,在网络终端装置的接收机处接收信号,该信号已经根据预定的比特率被发送。 基于发送信号的预定比特率来确定用于接收机的核心时钟信号,并且将核心时钟信号传送到网络终端设备的发射机。 在网络终端装置的发射机处,生成相位调整后的时钟信号,将相位调整后的时钟信号设定为发射机时钟信号。 发射机时钟信号与核心时钟信号偏移,并且发射信号基于发射机时钟信号从网络终端装置的发射机发射。
    • 3. 发明授权
    • Processing architecture for passive optical network
    • 无源光网络处理架构
    • US08718087B1
    • 2014-05-06
    • US11877379
    • 2007-10-23
    • Cesar A. JohnstonJohn M. Chiang
    • Cesar A. JohnstonJohn M. Chiang
    • H04L12/66
    • H04L12/12Y02D50/40
    • In a network termination device integrated circuit in a point-to-multipoint network, a receiver receives a downstream transmission from a line termination unit within the point-to-multipoint network, a transmitter transmits an upstream transmission to the line termination unit within the point-to-multipoint network, and an internal processor operatively coupled to the receiver processes sub-fields within the overhead field of the downstream transmission. The internal processor is also operatively coupled to the transmitter to assemble the overhead field of the upstream transmission. The downstream transmission is an downstream transmission convergence frame format having an overhead field and a payload field, and the upstream transmission is an upstream transmission convergence frame format having an overhead field and a payload field.
    • 在点对多点网络中的网络终端设备集成电路中,接收器从点对多点网络中的线路终端单元接收下行传输,发射机将该上行传输发送到该点到多点网络内的线路终端单元 以及可操作地耦合到所述接收机的内部处理器处理所述下行传输的开销字段内的子域。 内部处理器还可操作地耦合到发射机以组合上行传输的开销字段。 下行传输是具有开销字段和有效载荷字段的下行传输会聚帧格式,上行传输是具有开销字段和有效载荷字段的上行传输会聚帧格式。
    • 4. 发明授权
    • Bit accurate upstream burst transmission phase method for reducing burst data arrival variation
    • 用于减少突发数据到达变化的位精确上行脉冲串传输相位方法
    • US08208815B1
    • 2012-06-26
    • US11948575
    • 2007-11-30
    • John M. ChiangCesar A. Johnston
    • John M. ChiangCesar A. Johnston
    • H04B10/00
    • H04J3/0682H04J3/0694H04Q11/0067H04Q2011/0079
    • In a method for controlling timing of an upstream from an optical network termination device to an optical line termination device, a downstream transmission is analyzed to determine a core clock rate for the termination device. The core clock signal is then used to determine a transmitter clock signal to be used for upstream transmission, where the transmitter clock signal is offset from the core clock signal. The offset transmitter clock signal may be determined in the receiver or in the transmitter of the termination device and by a delay lock loop or by a clock data recovery/generator circuitry. For example, the transmitter clock signal may be taken from a plurality of phase adjusted clock offset signals created by the clock data recovery/generator circuitry during identification of the core clock signal.
    • 在用于控制从光网络终端设备到光线路终端设备的上游的定时的方法中,分析下行传输以确定终端设备的核心时钟速率。 核心时钟信号然后用于确定要用于上行传输的发射机时钟信号,其中发射机时钟信号偏离核心时钟信号。 偏移发射机时钟信号可以在终端设备的接收机或发射机中以及延迟锁定环路或时钟数据恢复/发生器电路中确定。 例如,在核心时钟信号的识别期间,发射机时钟信号可以取自由时钟数据恢复/发生器电路产生的多个相位调整的时钟偏移信号。
    • 5. 发明授权
    • Method and apparatus for data frame synchronization
    • 用于数据帧同步的方法和装置
    • US07983308B1
    • 2011-07-19
    • US11939513
    • 2007-11-13
    • Cesar A. JohnstonJohn M. Chiang
    • Cesar A. JohnstonJohn M. Chiang
    • H04J3/06H04L7/00H04B10/00
    • H04J3/0608H04L7/033H04Q11/0067H04Q2011/0083
    • A circuit to synchronize with a data transmission includes a comparator to read a set of data within a serialized data transmission, compare the set of data to a predetermined data pattern and output a comparison result. For a serialized data transmission, the comparator receives the serialized transmission and a shift register serially coupled to the comparator to hold the data pattern. A synchronization detector receives a comparison hit vector based on the comparison result from the comparator and aligns a boundary of a data frame according to the comparison hit vector if the comparison hit vector indicates a match between the data pattern in the set of data and the predetermined data pattern. For a deserialized data transmission, each stage of a multistage shift register read a set of data from the deserialized data transmission and selectively outputs the set of data to a comparator which compares each set to a predetermined data pattern and output a comparison result. A synchronization detector receives the comparison result from the comparator and aligns a boundary of a data frame according to the comparison result if the comparison result indicates a match between a data pattern sub-set within a combined data pattern and the predetermined data pattern, where the sets of deserialized data comprise the combined data pattern.
    • 与数据传输同步的电路包括比较器,用于读取串行化数据传输中的一组数据,将该组数据与预定数据模式进行比较并输出比较结果。 对于串行数据传输,比较器接收串行化传输和串行耦合到比较器的移位寄存器以保持数据模式。 同步检测器基于来自比较器的比较结果接收比较命中矢量,如果比较命中矢量指示数据组中的数据模式与预定的数据模式之间的匹配,则根据比较命中向量对齐数据帧的边界 数据模式。 对于反序列化数据传输,多级移位寄存器的每一级从反序列化数据传输中读取一组数据,并选择性地将该组数据输出到比较器,该比较器将每组与预定数据模式进行比较并输出比较结果。 如果比较结果指示组合数据模式中的数据模式子集与预定数据模式之间的匹配,则同步检测器从比较器接收比较结果并根据比较结果对准数据帧的边界,其中 反序列化数据集包括组合数据模式。
    • 6. 发明授权
    • Quality of service and flow control architecture for a passive optical network
    • 无源光网络的服务质量和流量控制架构
    • US08634431B1
    • 2014-01-21
    • US11938717
    • 2007-11-12
    • John M. ChiangCesar A. Johnston
    • John M. ChiangCesar A. Johnston
    • H04L12/28
    • H04L49/9005H04L47/30H04L47/621H04Q11/0067H04Q2011/0084
    • In controlling data packet transmission for a passive optical network, a controller provides memory access and flow control of packet data from a host memory to an external optical network device, such as an optical line termination, optical network unit, or optical network termination. The controller is programmed to control packet data flow through the transmission buffer by resizing the transmission buffer to compensate for increases or decreases in bandwidth demand. For example, the transmission buffer may include a plurality of FIFOs, each of a different transmission container type and each capable of having a different bandwidth allocation, which allocation is changed by the controller in response any one of the FIFO's usage levels increasing above a high threshold or decreasing below a low threshold.
    • 在控制无源光网络的数据分组传输中,控制器提供从主机存储器到诸如光线路终端,光网络单元或光网络终端的外部光网络设备的分组数据的存储器访问和流控制。 控制器被编程为通过调整发送缓冲器的大小来控制通过发送缓冲器的分组数据流,以补偿带宽需求的增加或减少。 例如,发送缓冲器可以包括多个FIFO,每个FIFO具有不同的传输容器类型,并且每个FIFO能够具有不同的带宽分配,该控制器改变了哪个分配,以响应任何一个FIFO的使用水平增加到高于 阈值或低于低阈值。
    • 7. 发明授权
    • Upstream data recovery and data rate detection
    • 上行数据恢复和数据速率检测
    • US08014481B1
    • 2011-09-06
    • US11938719
    • 2007-11-12
    • John M. ChiangCesar A. Johnston
    • John M. ChiangCesar A. Johnston
    • H04L7/00
    • H04L7/0338
    • In a method for recovering a data rate of an upstream transmission having rising edge transitions and falling edge transitions, an upstream transmission is coupled into a plurality of register banks, each register bank adapted to oversample the upstream transmission at a different phase offset of a clock signal. An edge transition state is determined for each of the register banks, each edge transition state corresponding to either a rising edge transition or a falling edge transition in the upstream transmission over a clock cycle. The edge transition states of the register banks are analyzed to determine a sampling point of the clock signal for sampling the upstream transmission. The upstream transmission may be transmitted through multiple data rate recovery circuits each operating at a different clock rate, for determining the optimal sampling point and the original data rate of the upstream transmission.
    • 在用于恢复具有上升沿转换和下降沿转换的上行传输的数据速率的方法中,上行传输被耦合到多个寄存器组中,每个寄存器组适于在时钟的不同相位偏移处过采样上行传输 信号。 为每个寄存器组确定边沿转换状态,每个边沿过渡状态对应于在时钟周期上的上行传输中的上升沿转换或下降沿转换。 分析寄存器组的边沿转移状态,以确定用于对上行传输进行采样的时钟信号的采样点。 上行传输可以通过多个数据速率恢复电路传输,每个数据速率恢复电路以不同的时钟速率操作,用于确定上行传输的最佳采样点和原始数据速率。
    • 8. 发明授权
    • Optical line termination in a passive optical network
    • 无源光网络中的光线路终端
    • US09178713B1
    • 2015-11-03
    • US11937396
    • 2007-11-08
    • Cesar A. JohnstonJohn M. Chiang
    • Cesar A. JohnstonJohn M. Chiang
    • H04L12/28H04L7/00H04J3/16H04J14/00
    • H04L12/2898H04J3/1652H04L7/0075H04L12/2861H04Q11/0067H04Q2011/0064
    • In a line termination unit integrated circuit in a point-to-multipoint network, a receiver receives an upstream transmission from a network termination unit within the point-to-multipoint network, a transmitter transmits a downstream transmission to a network termination unit within the point-to-multipoint network, and an internal processor operatively coupled to the receiver processes sub-fields within the overhead field of the upstream transmission. The internal processor is also operatively coupled to the transmitter to assemble the overhead field of the downstream transmission. The upstream transmission is an upstream transmission convergence frame format having an overhead field and a payload field, and the downstream transmission is a downstream transmission convergence frame format having an overhead field and a payload field.
    • 在点对多点网络中的线路终端单元集成电路中,接收机从点对多点网络中的网络终端单元接收上行传输,发射机向所述点到多点网络内的网络终端单元发送下行传输 以及可操作地耦合到所述接收机的内部处理器处理所述上行传输的开销字段内的子域。 内部处理器也可操作地耦合到发射器以组装下游传输的开销字段。 上行传输是具有开销字段和有效载荷字段的上行传输会聚帧格式,下行传输是具有开销字段和有效载荷字段的下行传输会聚帧格式。
    • 9. 发明授权
    • Packet buffer apparatus and method
    • 分组缓冲装置和方法
    • US08326938B1
    • 2012-12-04
    • US13228936
    • 2011-09-09
    • John M. ChiangCesar A. Johnston
    • John M. ChiangCesar A. Johnston
    • G06F15/167
    • H01M4/92H01M4/925H01M4/926H01M2008/1095
    • An apparatus including a first memory, a second memory, and a direct memory access engine. The first memory stores one or more packet descriptors. The second memory stores one or more packets for transmission via a communication link. The direct memory access engine is configured to i) determine when the one or more packet descriptors have been written, by a host, to the first memory, ii) read the one or more packet descriptors from the first memory in response to determining that the one or more packet descriptors have been written to the first memory by the host, iii) determine, using the one or more packet descriptors, one or more respective locations of one or more packets in a host memory, and iv) initiate a direct memory access transfer of the one or more packets from the one or more respective locations in the host memory to the second memory.
    • 一种包括第一存储器,第二存储器和直接存储器存取引擎的装置。 第一存储器存储一个或多个分组描述符。 第二存储器存储用于经由通信链路传输的一个或多个分组。 直接存储器访问引擎被配置为i)确定一个或多个分组描述符何时被主机写入到第一存储器,ii)响应于确定所述第一存储器读取所述一个或多个分组描述符, 一个或多个分组描述符已被主机写入第一存储器,iii)使用一个或多个分组描述符确定主机存储器中的一个或多个分组的一个或多个相应位置,以及iv)发起直接存储器 将一个或多个分组从主机存储器中的一个或多个相应位置的访问传输到第二存储器。
    • 10. 发明授权
    • Packet buffer apparatus and method
    • 分组缓冲装置和方法
    • US07818389B1
    • 2010-10-19
    • US11948753
    • 2007-11-30
    • John M. ChiangCesar A. Johnston
    • John M. ChiangCesar A. Johnston
    • G06F15/167
    • H01M4/92H01M4/925H01M4/926H01M2008/1095
    • In managing and buffering packet data for transmission out of a host, descriptor ring data is pushed in from a host memory into a descriptor ring cache and cached therein. The descriptor ring data is processed to read a data packet descriptor, and a direct memory access is initiated to the host to read the data packet corresponding to the read data packet descriptor to a data transmission buffer. The data packet is written by the direct memory access into the data transmission buffer and cached therein. A return pointer is written to the host memory by the direct memory access indicating that the data packet descriptor has been read and the corresponding data packet has been transmitted. In managing and buffering packet data for transmission to a host, descriptor ring data is pushed in from a host memory into a descriptor ring cache and cached therein. Data packets for transmission to the host memory are received and cached in a data reception buffer. Data is read from the data reception buffer according to a data packet descriptor retrieved from the descriptor ring cache, and the data packet is written to a data reception queue within the host memory by a direct memory access. A return pointer is written to the host memory by the direct memory access indicating that the data packet has been written.
    • 在管理和缓存用于从主机发送的分组数据时,将描述符环数据从主机存储器推入描述符环形缓存并缓存在其中。 处理描述符环数据以读取数据分组描述符,并且向主机发起直接存储器访问以将对应于读取数据分组描述符的数据分组读取到数据传输缓冲器。 数据包通过直接存储器访问写入数据传输缓冲器并缓存在其中。 通过直接存储器访问将返回指针写入主机存储器,指示已经读取数据分组描述符并且已经发送了相应的数据分组。 在管理和缓冲分组数据以传输到主机时,将描述符环数据从主机存储器推入描述符环缓存并缓存在其中。 用于发送到主机存储器的数据分组被接收并缓存在数据接收缓冲器中。 从数据接收缓冲器根据从描述符环形高速缓存检索的数据包描述符读取数据,并通过直接存储器访问将数据包写入主机存储器内的数据接收队列。 通过直接存储器访问将返回指针写入主机存储器,指示数据包已被写入。