会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Maximizing performance in a hardware image scaling module
    • 最大限度地提高硬件图像缩放模块的性能
    • US07480071B2
    • 2009-01-20
    • US10413201
    • 2003-04-14
    • James Ray BaileyJoseph Yackzan
    • James Ray BaileyJoseph Yackzan
    • G06F15/00G06K1/00G03F3/08H04N1/409
    • G06T3/4007
    • Lines of input image data are scaled in a first dimension, the one-dimensionally scaled lines are stored in a buffer memory until a sufficient number of lines have been stored to perform scaling equally in two dimensions, and the stored lines are then scaled in a second dimension to produce image data scaled two-dimensionally by a user-selected scaling percentage. A first image scaling method is used to scale the input image data if the user-selected scaling percentage exceeds a predetermined threshold value, such as 50 percent, and a second scaling method is used if the scaling percentage does not exceed the threshold value. The first method can be, for example, linear interpolation, and the second method can be, for example, averaging.
    • 输入图像数据的行在第一维度上缩放,一维缩放的行被存储在缓冲存储器中,直到已经存储了足够数量的行以在两维中同等地执行缩放,然后将存储的行在 第二维以产生通过用户选择的缩放百分比二维缩放的图像数据。 如果用户选择的缩放百分比超过预定阈值(例如50%),则第一图像缩放方法用于缩放输入图像数据,并且如果缩放百分比不超过阈值,则使用第二缩放方法。 第一种方法可以是例如线性插值,第二种方法可以是例如平均化。
    • 2. 发明申请
    • Integrated Circuit Including a Programmable Logic Analyzer with Enhanced Analyzing and Debugging Capabilities and a Method Therefor
    • 包括具有增强的分析和调试能力的可编程逻辑分析仪的集成电路及其方法
    • US20160011953A1
    • 2016-01-14
    • US14547745
    • 2014-11-19
    • James Ray Bailey
    • James Ray Bailey
    • G06F11/263G01R31/3177
    • G06F11/263G01R31/31705G01R31/3177G06F11/2294
    • An integrated circuit including a logic analyzer with enhanced analyzing and debugging capabilities and a method therefor. In one embodiment of the present invention, an embedded logic analyzer (ELA) receives a plurality of signals from a plurality of buses within an integrated circuit (IC). The ELA includes an interconnect module to select a trigger signal and/or a sampled signal from the plurality of received signals. A trigger module sets at least one trigger condition and detects if the trigger signal satisfies the at least one trigger condition. When the trigger condition is satisfied, an output module performs at least one task based upon the satisfied at least one trigger condition. If a sampling process is initiated by the output module, the plurality of sampled signals is sampled and may be stored in a memory. The capability of the output module to perform multiple user-defined tasks enhances the debugging capability of the ELA and makes it more versatile.
    • 一种集成电路,包括具有增强的分析和调试能力的逻辑分析仪及其方法。 在本发明的一个实施例中,嵌入式逻辑分析器(ELA)从集成电路(IC)内的多个总线接收多个信号。 ELA包括互连模块,用于从多个接收信号中选择触发信号和/或采样信号。 触发模块设置至少一个触发条件,并检测触发信号是否满足至少一个触发条件。 当满足触发条件时,输出模块基于满足的至少一个触发条件来执行至少一个任务。 如果由输出模块启动采样处理,则对采样的多个信号进行采样并将其存储在存储器中。 输出模块执行多个用户定义任务的能力增强了ELA的调试能力,使其更加通用。
    • 4. 发明授权
    • Systems and methods for error diffusion
    • 错误扩散的系统和方法
    • US07551323B2
    • 2009-06-23
    • US10414854
    • 2003-04-16
    • James Ray BaileyCurt Paul BreswickDavid Allen CrutchfieldRonald Edward GarnettBob Thai PhamJames Alan Ward
    • James Ray BaileyCurt Paul BreswickDavid Allen CrutchfieldRonald Edward GarnettBob Thai PhamJames Alan Ward
    • H04N1/56H04N1/60
    • H04N1/52H04N1/4052
    • Error diffusion is performed upon input image data. In one aspect, multiple error diffusion processing elements perform error diffusion on a selected pixel in parallel. In another aspect, the error diffusion logic is integrally formed with a fast local memory in the same electronic device, such as an ASIC. The error data produced by the error diffusion logic for a pixel is buffered in the fast local memory until it is to be used by the error diffusion logic on other pixels. In still another aspect, a first-in-first-out (FIFO) buffer regulates or buffers the color image data between the output of a color conversion system, such as a colorant lookup table, and the input an error diffusion processing element. In yet another aspect, the error diffusion logic has tagging logic that produces and stores an indicator, either in the output data stream itself or in a separate area, to indicate whether a raster contains printable data.
    • 对输入图像数据执行误差扩散。 在一个方面,多个误差扩散处理元件并行地对所选择的像素执行误差扩散。 在另一方面,误差扩散逻辑与同一电子设备(例如ASIC)中的快速本地存储器整体形成。 由像素的误差扩散逻辑产生的误差数据被缓冲在快速本地存储器中,直到其被其它像素上的误差扩散逻辑使用。 在另一方面,先入先出(FIFO)缓冲器在诸如着色查找表的颜色转换系统的输出和输入误差扩散处理元件之间调节或缓冲彩色图像数据。 在另一方面,误差扩散逻辑具有标记逻辑,该标签逻辑在输出数据流本身中或在单独的区域中产生和存储指示符,以指示光栅是否包含可打印数据。
    • 6. 发明申请
    • Integrated Circuit Including a Programmable Logic Analyzer with Enhanced Analyzing and Debugging Capabilities and a Method Therefor
    • 包括具有增强的分析和调试能力的可编程逻辑分析仪的集成电路及其方法
    • US20110047423A1
    • 2011-02-24
    • US12877819
    • 2010-09-08
    • James Ray Bailey
    • James Ray Bailey
    • G01R31/3177G06F11/25
    • G06F11/263G01R31/31705G01R31/3177G06F11/2294
    • An integrated circuit including a logic analyzer with enhanced analyzing and debugging capabilities and a method therefor. In one embodiment of the present invention, an embedded logic analyzer (ELA) receives a plurality of signals from a plurality of buses within an integrated circuit (IC). The ELA includes an interconnect module to select a trigger signal and/or a sampled signal from the plurality of received signals. A trigger module sets at least one trigger condition and detects if the trigger signal satisfies the at least one trigger condition. When the trigger condition is satisfied, an output module performs at least one task based upon the satisfied at least one trigger condition. If a sampling process is initiated by the output module, the plurality of sampled signals is sampled and may be stored in a memory. The capability of the output module to perform multiple user-defined tasks enhances the debugging capability of the ELA and makes it more versatile.
    • 一种集成电路,包括具有增强的分析和调试能力的逻辑分析仪及其方法。 在本发明的一个实施例中,嵌入式逻辑分析器(ELA)从集成电路(IC)内的多个总线接收多个信号。 ELA包括互连模块,用于从多个接收信号中选择触发信号和/或采样信号。 触发模块设置至少一个触发条件,并检测触发信号是否满足至少一个触发条件。 当满足触发条件时,输出模块基于满足的至少一个触发条件来执行至少一个任务。 如果由输出模块启动采样处理,则对采样的多个信号进行采样并将其存储在存储器中。 输出模块执行多个用户定义任务的能力增强了ELA的调试能力,使其更加通用。
    • 8. 发明授权
    • Method for performing a division operation in a system
    • 在系统中进行除法运算的方法
    • US08103712B2
    • 2012-01-24
    • US11863711
    • 2007-09-28
    • James Ray BaileyZachary Nathan FisterJimmy Daniel Moore, Jr.
    • James Ray BaileyZachary Nathan FisterJimmy Daniel Moore, Jr.
    • G06F7/535
    • G06F7/535G06F2207/5355
    • A method for performing a division operation in a system includes a) determining an approximate quotient of a numerator value and a denominator value; b) determining an initial error of the approximate quotient; c) determining a quotient adjustment value based on the initial error; d) determining whether to apply the quotient adjustment value to the approximate quotient; e) if the determination at d) is YES, then applying the quotient adjustment value to the approximate quotient; f) determining an iterative error of the approximate quotient; g) updating the quotient adjustment value based on the iterative error; h) repeating acts d) through g) until the determination at d) is NO, thereby determining a final value for the approximate quotient; i) generating an integer quotient based on the final value of the approximate quotient; and j) using the integer quotient with regard to at least one aspect of the system.
    • 一种用于在系统中执行除法运算的方法包括:a)确定分子值和分母值的近似商; b)确定近似商的初始误差; c)基于初始误差确定商调整值; d)确定是否将商调整值应用于近似商; e)如果d)的确定为YES,则将商调整值应用于近似商; f)确定近似商的迭代误差; g)基于迭代误差来更新商调整值; h)重复d)到g)直到d)的确定为否,从而确定近似商的最终值; i)基于近似商的最终值生成整数商; 和j)使用关于系统的至少一个方面的整数商。