会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Structure and process for compact cell area in a stacked capacitor cell array
    • 叠层电容器阵列中紧凑单元面积的结构和工艺
    • US06455886B1
    • 2002-09-24
    • US09636564
    • 2000-08-10
    • Jack A. MandelmanRamachandra DivakaruniCarl J. Radens
    • Jack A. MandelmanRamachandra DivakaruniCarl J. Radens
    • H01L27108
    • H01L27/10876H01L27/10808H01L27/10823H01L27/10885H01L27/10891H01L27/10894H01L29/66181
    • A method for forming, and a structure for a semiconductor device having vertically-oriented transistors connected to stacked capacitor cells, wherein a contact area for the capacitors enables a compact cell. A vertically-oriented transistor is formed in a trough in a substrate above a buried bit line. The gate conductor may be formed in the trough above the buried bit line, with source and drain diffusions spaced along a sidewall of the trough. Isolation regions are formed in the semiconductor substrate to isolate the transistors. Word lines are formed above the surface of the semiconductor substrate in a direction perpendicular to the direction of the buried bit lines. A capacitor contact is formed above the surface of the semiconductor substrate at a contact area of an active region between adjacent word lines. The active region is rhomboid in shape, enabling a low capacitor contact resistance, a small bit line and word line pitch, and consequently, a compact capacitor cell.
    • 一种用于形成的方法,以及具有连接到层叠电容器单元的垂直取向的晶体管的半导体器件的结构,其中电容器的接触面积使得能够实现紧凑的电池。 垂直取向的晶体管形成在掩埋位线上方的衬底的槽中。 栅极导体可以形成在掩埋位线上方的槽中,源极和漏极扩散沿着槽的侧壁间隔开。 在半导体衬底中形成隔离区以隔离晶体管。 在与掩埋位线的方向垂直的方向上在半导体衬底的表面上形成字线。 在相邻字线之间的有源区域的接触区域处,在半导体衬底的表面上方形成电容器触点。 有源区域是菱形形状,能够实现低电容器接触电阻,小位线和字线间距,从而实现紧凑的电容器单元。
    • 4. 发明授权
    • Vertical MOSFET
    • 垂直MOSFET
    • US06414347B1
    • 2002-07-02
    • US09790011
    • 2001-02-09
    • Ramachandra DivakaruniHeon LeeJack A. MandelmanCarl J. RadensJai-Hoon Sim
    • Ramachandra DivakaruniHeon LeeJack A. MandelmanCarl J. RadensJai-Hoon Sim
    • H01L2972
    • H01L27/10864H01L21/2255H01L21/26586H01L27/10841H01L29/66666H01L29/7827
    • An improved process for making a vertical MOSFET structure comprising: A method of forming a semiconductor memory cell array structure comprising: providing a vertical MOSFET DRAM cell structure having a deposited gate conductor layer planarized to a top surface of a trench top oxide on the overlying silicon substrate; forming a recess in the gate conductor layer below the top surface of the silicon substrate; implanting N-type dopant species through the recess at an angle to form doping pockets in the array P-well; depositing an oxide layer into the recess and etching said oxide layer to form spacers on sidewalls of the recess; depositing a gate conductor material into said recess and planarizing said gate conductor to said top surface of the trench top oxide.
    • 一种用于制造垂直MOSFET结构的改进方法,包括:一种形成半导体存储单元阵列结构的方法,包括:提供垂直MOSFET DRAM单元结构,其具有平坦化到覆盖硅上的沟槽顶部氧化物的顶表面的沉积栅极导体层 基质; 在所述硅衬底的顶表面下方的所述栅极导体层中形成凹部; 以一定角度注入N型掺杂剂物质通过凹槽形成阵列P-阱中的掺杂凹坑; 将氧化物层沉积到所述凹部中并蚀刻所述氧化物层以在所述凹部的侧壁上形成间隔物; 将栅极导体材料沉积到所述凹部中并将所述栅极导体平坦化到所述沟槽顶部氧化物的所述顶表面。
    • 6. 发明授权
    • Dual port gain cell with side and top gated read transistor
    • 双端口增益单元,具有侧和顶栅控读取晶体管
    • US07790530B2
    • 2010-09-07
    • US12254960
    • 2008-10-21
    • Jack A. MandelmanKangguo ChengRamachandra DivakaruniCarl J. RadensGeng Wang
    • Jack A. MandelmanKangguo ChengRamachandra DivakaruniCarl J. RadensGeng Wang
    • H01L21/00
    • H01L27/108H01L27/10829H01L27/10867H01L27/1203
    • A DRAM memory cell and process sequence for fabricating a dense (20 or 18 square) layout is fabricated with silicon-on-insulator (SOI) CMOS technology. Specifically, the present invention provides a dense, high-performance SRAM cell replacement that is compatible with existing SOI CMOS technologies. Various gain cell layouts are known in the art. The present invention improves on the state of the art by providing a dense layout that is fabricated with SOI CMOS. In general terms, the memory cell includes a first transistor provided with a gate, a source, and a drain respectively; a second transistor having a first gate, a second gate, a source, and a drain respectively; and a capacitor having a first terminal, wherein the first terminal of said capacitor and the second gate of said second transistor comprise a single entity.
    • 使用绝缘体上硅(SOI)CMOS技术制造用于制造致密(20或18平方)布局的DRAM存储单元和工艺顺序。 具体地,本发明提供了与现有SOI CMOS技术兼容的致密的高性能SRAM单元替换。 各种增益单元布局在本领域中是已知的。 本发明通过提供利用SOI CMOS制造的致密布局来改善现有技术的状态。 通常,存储单元包括分别设置有栅极,源极和漏极的第一晶体管; 分别具有第一栅极,第二栅极,源极和漏极的第二晶体管; 以及具有第一端子的电容器,其中所述电容器的第一端子和所述第二晶体管的第二栅极包括单个实体。
    • 8. 发明授权
    • Method of manufacturing 6F2 trench capacitor DRAM cell having vertical MOSFET and 3F bitline pitch
    • 制造具有垂直MOSFET和3F位线间距的6F2沟槽电容器DRAM单元的方法
    • US06630379B2
    • 2003-10-07
    • US10011556
    • 2001-11-06
    • Jack A. MandelmanRamachandra DivakaruniCarl J. RadensUlrike Gruening
    • Jack A. MandelmanRamachandra DivakaruniCarl J. RadensUlrike Gruening
    • H01L218242
    • H01L27/10864H01L27/10841
    • A memory cell structure including a planar semiconductor substrate. A deep trench is in the semiconductor substrate. The deep trench has a plurality of side walls and a bottom. A storage capacitor is at the bottom of the deep trench. A vertical transistor extends down at least one side wall of the deep trench above the storage capacitor. The transistor has a source diffusion extending in the plane of the substrate adjacent the deep trench. An isolation extends down at least one other sidewall of the deep trench opposite the vertical transistor. Shallow trench isolation regions extend along a surface of the substrate in a direction transverse to the sidewall where the vertical transistor extends. A gate conductor extends within the deep trench. A wordline extends over the deep trench and is connected to the gate conductor. A bitline extends above the surface plane of the substrate and has a contact to the source diffusion between the shallow trench isolation regions.
    • 一种存储单元结构,包括平面半导体衬底。 深沟槽位于半导体衬底中。 深沟槽具有多个侧壁和底部。 存储电容器位于深沟槽的底部。 垂直晶体管向下延伸存储电容器上方的深沟槽的至少一个侧壁。 晶体管具有在邻近深沟槽的衬底的平面中延伸的源极扩散。 隔离层向下延伸与垂直晶体管相对的深沟槽的至少另一侧壁。 浅沟槽隔离区沿垂直晶体管延伸的横向于侧壁的方向沿着衬底的表面延伸。 栅极导体在深沟槽内延伸。 一条字线延伸穿过深沟槽并连接到栅极导体。 位线延伸在衬底的表面平面之上,并且具有与浅沟槽隔离区之间的源极扩散的接触。