会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 4. 发明申请
    • Power Semiconductor Device Edge Structure
    • 功率半导体器件边缘结构
    • US20170005163A1
    • 2017-01-05
    • US15188695
    • 2016-06-21
    • Infineon Technologies AG
    • Andre SchwagmannElmar FalckHans-Joachim Schulze
    • H01L29/06H01L21/265H01L21/225H01L29/10
    • H01L29/0619H01L21/2253H01L21/263H01L21/26506H01L29/063H01L29/0638H01L29/0696H01L29/1095H01L29/66325H01L29/66674H01L29/7391H01L29/7393H01L29/7801
    • A semiconductor device having a first load terminal, a second load terminal and a semiconductor body is presented. The semiconductor body comprises an active region configured to conduct a load current between the first load terminal and the second load terminal and a junction termination region surrounding the active region. The semiconductor body includes a drift layer arranged within both the active region and the junction termination region and having dopants of a first conductivity type at a drift layer dopant concentration of equal to or less than 1014 cm−3; a body zone arranged in the active region and having dopants of a second conductivity type complementary to the first conductivity type and isolating the drift layer from the first load terminal; a guard zone arranged in the junction termination region and having dopants of the second conductivity type and being configured to extend a depletion region formed by a transition between the drift layer and the body zone; a field stop zone arranged adjacent to the guard zone, the field stop zone having dopants of the first conductivity type at a field stop zone dopant concentration that is higher than the drift layer dopant concentration by a factor of at least 2; a low doped zone arranged adjacent to the field stop zone, the low doped zone having dopants of the first conductivity type at a dopant concentration that is lower than the drift layer dopant concentration by a factor of at least 1.5, wherein the body zone, the guard zone, the field stop zone and the low doped zone are arranged in the semiconductor body such that they exhibit a common depth range (DR) of at least 1 μm along a vertical extension direction (Z).
    • 提出了具有第一负载端子,第二负载端子和半导体本体的半导体器件。 半导体本体包括有源区域,被配置为在第一负载端子和第二负载端子之间传导负载电流,以及围绕有源区域的接合端接区域。 半导体本体包括布置在有源区和结端接区内的漂移层,并具有等于或小于1014cm-3的漂移层掺杂剂浓度的第一导电类型的掺杂剂; 身体区域,布置在有源区域中并具有与第一导电类型互补的第二导电类型的掺杂剂,并将漂移层与第一负载端子隔离; 保护区,布置在所述连接终端区域中并且具有所述第二导电类型的掺杂剂并且被配置为延伸由所述漂移层和所述体区之间的过渡形成的耗尽区; 与所述保护区相邻设置的场停止区,所述场停止区具有比所述漂移层掺杂剂浓度高至少2的场阻带掺杂剂浓度的所述第一导电类型的掺杂剂; 低掺杂区,其布置成与所述场停止区相邻,所述低掺杂区具有掺杂浓度低于所述漂移层掺杂剂浓度至少为1.5的掺杂浓度的第一导电类型,其中所述体区, 保护区域,场阻挡区域和低掺杂区域布置在半导体本体中,使得它们沿垂直延伸方向(Z)呈现至少1μm的公共深度范围(DR)。