会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Chip package
    • 芯片封装
    • US08384174B2
    • 2013-02-26
    • US13070375
    • 2011-03-23
    • Hsin-Chih ChiuChia-Ming ChengChuan-Jin ShiuBai-Yao Lou
    • Hsin-Chih ChiuChia-Ming ChengChuan-Jin ShiuBai-Yao Lou
    • H01L31/0203
    • H01L31/02164H01L27/14618H01L33/486H01L33/54H01L33/62H01L2224/13
    • A chip package includes: a substrate having a first and a second surfaces; an optical device on the first surface; a conducting layer on the second surface; a passivation layer on the second surface and the conducting layer, wherein the passivation layer has an opening exposing the conducting layer; a conducting bump on the second surface and having a bottom and an upper portions, wherein the bottom portion is disposed in the opening and electrically contacts the conducting layer, and the upper portion is located outside of the opening and extends along a direction away from the opening; a recess extending from a surface of the conducting bump toward an inner portion of the conducting bump; and a light shielding layer on the second surface, extending under the upper portion, and partially located in the recess and overlapping a portion of the conducting bump.
    • 芯片封装包括:具有第一和第二表面的衬底; 第一表面上的光学装置; 第二表面上的导电层; 所述第二表面上的钝化层和所述导电层,其中所述钝化层具有暴露所述导电层的开口; 在第二表面上具有导电凸起并具有底部和上部,其中底部设置在开口中并与导电层电接触,并且上部位于开口的外侧,并沿远离 开口 从所述导电凸块的表面延伸到所述导电凸块的内部的凹部; 以及在所述第二表面上的遮光层,在所述上部下方延伸,并且部分地位于所述凹部中并与所述导电凸块的一部分重叠。
    • 2. 发明申请
    • CHIP PACKAGE
    • 芯片包装
    • US20110233770A1
    • 2011-09-29
    • US13070375
    • 2011-03-23
    • Hsin-Chih CHIUChia-Ming ChengChuan-Jin ShiuBai-Yao Lou
    • Hsin-Chih CHIUChia-Ming ChengChuan-Jin ShiuBai-Yao Lou
    • H01L23/498
    • H01L31/02164H01L27/14618H01L33/486H01L33/54H01L33/62H01L2224/13
    • A chip package includes: a substrate having a first and a second surfaces; an optical device on the first surface; a conducting layer on the second surface; a passivation layer on the second surface and the conducting layer, wherein the passivation layer has an opening exposing the conducting layer; a conducting bump on the second surface and having a bottom and an upper portions, wherein the bottom portion is disposed in the opening and electrically contacts the conducting layer, and the upper portion is located outside of the opening and extends along a direction away from the opening; a recess extending from a surface of the conducting bump toward an inner portion of the conducting bump; and a light shielding layer on the second surface, extending under the upper portion, and partially located in the recess and overlapping a portion of the conducting bump.
    • 芯片封装包括:具有第一和第二表面的衬底; 第一表面上的光学装置; 第二表面上的导电层; 所述第二表面上的钝化层和所述导电层,其中所述钝化层具有暴露所述导电层的开口; 在第二表面上具有导电凸起并具有底部和上部,其中底部设置在开口中并与导电层电接触,并且上部位于开口的外侧,并沿远离 开口 从所述导电凸块的表面延伸到所述导电凸块的内部的凹部; 以及在所述第二表面上的遮光层,在所述上部下方延伸,并且部分地位于所述凹部中并与所述导电凸块的一部分重叠。
    • 9. 发明授权
    • Chip package and method for forming the same
    • 芯片封装及其形成方法
    • US08890191B2
    • 2014-11-18
    • US13536628
    • 2012-06-28
    • Chuan-Jin ShiuPo-Shen LinYi-Ming Chang
    • Chuan-Jin ShiuPo-Shen LinYi-Ming Chang
    • H01L33/00H01L21/00H01L27/146
    • H01L27/14618H01L27/1463H01L2224/13H01L2924/1461H01L2924/00
    • An embodiment of the invention provides a chip package which includes: a substrate having a first surface and a second surface; an optoelectronic device formed in the substrate; a conducting layer disposed on the substrate, wherein the conducting layer is electrically connected to the optoelectronic device; an insulating layer disposed between the substrate and the conducting layer; a light shielding layer disposed on the second surface of the substrate and directly contacting with the conducting layer, wherein the light shielding layer has a light shielding rate of more than about 80% and has at least an opening exposing the conducting layer; and a conducting bump disposed in the opening of the light shielding layer to electrically contact with the conducting layer, wherein all together the light shielding layer and the conducting bump substantially and completely cover the second surface of the substrate.
    • 本发明的实施例提供了一种芯片封装,其包括:具有第一表面和第二表面的基板; 形成在所述基板中的光电子器件; 设置在所述基板上的导电层,其中所述导电层电连接到所述光电子器件; 设置在所述基板和所述导电层之间的绝缘层; 遮光层,其设置在所述基板的所述第二表面上并与所述导电层直接接触,其中所述遮光层具有大于约80%的遮光率并且具有暴露所述导电层的至少一个开口; 以及布置在所述遮光层的开口中以与所述导电层电接触的导电凸块,其中所述遮光层和所述导电凸起部分都基本上完全覆盖所述基板的第二表面。