会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Differential detector with error correcting function
    • 差分检测器,具有纠错功能
    • US6069924A
    • 2000-05-30
    • US27510
    • 1998-02-20
    • Hiroaki SudoKatsuhiko HiramatsuMitsuru Uesugi
    • Hiroaki SudoKatsuhiko HiramatsuMitsuru Uesugi
    • H04L27/22H04L1/00H04L27/227H04L27/233
    • H04L1/0047H04L27/2332
    • A differential detector imparted with error correcting function for detecting a differentially phase shifted signal while performing error correction includes a one-symbol differential detector for performing phase comparison between a current input signal and a signal preceding by one symbol, a delay circuit for delaying a one-symbol differential detection signal by two symbol periods, a two-symbol differential detector for performing phase comparison between the current input signal and an input signal preceding by two symbol periods, a four-symbol differential detector for performing phase comparison between the current input signal and an input signal preceding by four symbol periods, and two error correction circuits. By making use of the four-symbol differential detection signal, error correction of the two-symbol differential detection signal is performed by the error correction circuit while error correction of the one-symbol differential detection signal is performed by using the corrected two-symbol differential detection signal. By diminishing the error of the two-symbol differential detection signal, the error correcting capability for the one-symbol differential detection signal is enhanced with bit error rate characteristic being improved.
    • 具有用于在执行纠错时检测差分相移信号的误差校正功能的差分检测器包括一个符号差分检测器,用于执行当前输入信号和一个符号之前的信号之间的相位比较;延迟电路,用于延迟一个 符号差分检测信​​号,两个符号周期的两符号差分检测器,用于执行当前输入信号和两个符号周期之前的输入信号之间的相位比较的双符号差分检测器,用于执行当前输入信号 和四个符号周期之前的输入信号,以及两个误差校正电路。 通过利用四符号差分检测信​​号,通过纠错电路执行两符号差分检测信​​号的纠错,同时通过使用校正的两符号差分进行一符号差分检测信​​号的纠错 检测信号。 通过减小二符号差分检测信​​号的误差,增加了单码元差分检测信​​号的误码校正能力,改善了误码率特性。
    • 2. 发明授权
    • Synchronization equipment
    • 同步设备
    • US06456677B1
    • 2002-09-24
    • US09709650
    • 2000-11-13
    • Katsuhiko HiramatsuMitsuru UesugiHiroaki Sudo
    • Katsuhiko HiramatsuMitsuru UesugiHiroaki Sudo
    • H04L700
    • H04L7/0054H04L7/0334H04L7/0337H04L7/041
    • The synchronizing apparatus includes a block for detecting a code from an input signal, a block for detecting from the code the variable points of the code at several times as high as the symbol rate, a block for calculating a histogram of the detected variables of the code to time, and a block for deciding that the phase number at which the calculated histogram takes the maximum value is a symbol synchronization point. This synchronizing apparatus detects the zero-cross points of an intermediate frequency band signal at N times as high as the symbol rate. It also calculates a histogram of detected time (0 to N−1). The time (0 to N−1) at which the histogram is the maximum within a predetermined detected time is selected as a symbol clock, and thereby symbol synchronization is established.
    • 同步装置包括用于从输入信号中检测代码的块,用于从代码中检测代码的可变点数为符号速率的几倍的块,用于计算检测到的变量的直方图的块 代码到时间,以及用于确定计算的直方图获取最大值的相位数的块是符号同步点。 该同步装置检测中间频带信号的零交叉点的N倍于符号率。 它还计算检测时间的直方图(0到N-1)。 选择在预定检测时间内直方图为最大值的时间(0到N-1)作为符号时钟,从而建立符号同步。
    • 3. 发明授权
    • Synchronizing apparatus
    • 同步装置
    • US06208701B1
    • 2001-03-27
    • US08867806
    • 1997-06-03
    • Katsuhiko HiramatsuMitsuru UesugiHiroaki Sudo
    • Katsuhiko HiramatsuMitsuru UesugiHiroaki Sudo
    • H04L700
    • H04L7/0054H04L7/0334H04L7/0337H04L7/041
    • The synchronizing apparatus includes a block for detecting a code from an input signal, a block for detecting from the code the variable points of the code at several times as high as the symbol rate, a block for calculating a histogram of the detected variables of the code to time, and a block for deciding that the phase number at which the calculated histogram takes the maximum value is a symbol synchronization point. This synchronizing apparatus detects the zero-cross points of an intermediate frequency band signal at N times as high as the symbol rate. It also calculates a histogram of detected time (0 to N−1). The time (0 to N−1) at which the histogram is the maximum within a predetermined detected time is selected as a symbol clock, and thereby symbol synchronization is established.
    • 同步装置包括用于从输入信号中检测代码的块,用于从代码中检测代码的可变点数为符号速率的几倍的块,用于计算检测到的变量的直方图的块 代码到时间,以及用于确定计算的直方图获取最大值的相位数的块是符号同步点。 该同步装置检测中间频带信号的零交叉点的N倍于符号率。 它还计算检测时间的直方图(0到N-1)。 选择在预定检测时间内直方图为最大值的时间(0到N-1)作为符号时钟,从而建立符号同步。
    • 4. 发明授权
    • Estimator of error rate
    • 估计误差率
    • US6111921A
    • 2000-08-29
    • US28853
    • 1998-02-24
    • Hiroaki SudoKatsuhiko HiramatsuMitsuru Uesugi
    • Hiroaki SudoKatsuhiko HiramatsuMitsuru Uesugi
    • H04L1/00H04B1/10H04J11/00H04L1/20H04L27/20
    • H04L1/206
    • An estimator of error rate is provided for reducing variations of an error pulse count value at burst signals of a received signal for digital mobile communications and thereby improving an accuracy of estimating an error rate. The estimator of error rate includes detectors for detecting that phase information derived from a baseband signal of an I channel (I signal) and a baseband signal of a Q channel (Q signal) is located in an error pulse generation area, detectors for detecting that envelope information of the I signal and the Q signal is located in the error pulse generation area, and a counter for detecting that the phase error signal and the envelope error signal are outputted and counting the signals. The estimator operates to estimate an error rate based on an error pulse count value at one period. The estimator operates to detect that the phase information and the envelope information are located in the error pulse generation area. This serves to suppress the probability of counting correct signals and reducing variations of a count value at the burst signals, thereby improving an accuracy of estimating an error rate.
    • 提供误差率的估计器,用于减少用于数字移动通信的接收信号的脉冲串信号的误差脉冲计数值的变化,从而提高误差率的估计精度。 误差率的估计器包括用于检测从I信道(I信号)的基带信号和Q信道(Q信号)的基带信号导出的相位信息位于误差脉冲产生区域中的检测器,用于检测 I信号和Q信号的包络信息位于误差脉冲产生区域中,并且用于检测相位误差信号和包络误差信号的计数器,并对该信号进行计数。 估计器用于基于一个周期的错误脉冲计数值来估计错误率。 估计器操作以检测相位信息和包络信息位于错误脉冲产生区域中。 这用于抑制对正确信号进行计数并减少脉冲串信号处的计数值的变化的概率,从而提高误差率的估计精度。
    • 9. 发明授权
    • Device for canceling interference
    • 消除干扰的设备
    • US06967991B1
    • 2005-11-22
    • US09701535
    • 2000-03-28
    • Hiroki HagaMitsuru UesugiKatsuhiko Hiramatsu
    • Hiroki HagaMitsuru UesugiKatsuhiko Hiramatsu
    • H04J13/00H04B1/10H04B1/7107H04B1/707
    • H04B1/71075H04B1/7115H04B1/712
    • A delay device 102 sends reception signals to a subtraction device 113 after delaying it by a predetermined time. Matched filters 103-1˜103-N perform despreading operation of the reception signals. RAKE-combining devices 104-1˜104-N perform RAKE-combining operation of the signals after the despreading operation. Discrimination devices 105-1˜105-N perform hard decision of the signals after the RAKE-combining operation. A decision value buffer 107 stores the signals after the hard decision. Likelihood calculation devices 106-1˜106-N calculate likelihood of all the symbols. A likelihood buffer 108 stores calculated likelihood. A controlling part 110 controls a switch 109. A ranking decision device 111 decides a ranking based on the likelihood. A re-spreading device 112 performs re-spreading operation of a symbol with the highest likelihood ranking. And a subtraction device 113 subtracts the re-spreading result from the delayed reception signals.
    • 延迟装置102在将其延迟预定时间之后将接收信号发送到减法装置113。 匹配滤波器103-1〜103 -N执行接收信号的解扩操作。 RAKE组合设备104-1〜104 -N在解扩操作之后执行信号的RAKE组合操作。 识别装置105-1〜105 -N在RAKE组合操作之后执行信号的硬判决。 决策值缓冲器107存储硬判决之后的信号。 似然计算装置106-1〜106 -N计算所有符号的可能性。 似然缓冲器108存储计算的似然性。 控制部分110控制开关109。 排序决定装置111根据似然性判定排序。 重新扩展装置112执行具有最高似然等级的符号的重新扩展操作。 并且减法装置113从延迟的接收信号中减去再扩频结果。