会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • System and method for a chip generator
    • 一种芯片发生器的系统和方法
    • US08966413B2
    • 2015-02-24
    • US13399770
    • 2012-02-17
    • Ofer ShachamMark HorowitzStephen Richardson
    • Ofer ShachamMark HorowitzStephen Richardson
    • G06F17/50
    • G06F17/5045
    • A chip generator according to an embodiment of the present invention codifies designer knowledge and design trade-offs into a template that can be used to create many different chips. Like reconfigurable designs, an embodiment of the present invention fixes the top level system architecture, amortizes software and validation and design costs, and enables a rich system simulation environment for application developers. Meanwhile, below the top level, the developer can “program” the individual inner components of the architecture. Unlike reconfigurable chips, a chip generator according to an embodiment of the present invention, compiles the program to create a customized chip. This compilation process occurs at elaboration time—long before silicon is fabricated. The result is a framework that enables more customization of the generated chip at the architectural level because additional components and logic can be added if the customization process requires it.
    • 根据本发明实施例的芯片发生器将设计者的知识和设计权衡编成可用于创建许多不同芯片的模板。 像可重构设计一样,本发明的实施例解决了顶级系统架构,分摊软件和验证和设计成本,并为应用程序开发人员提供了丰富的系统仿真环境。 同时,在顶层以下,开发人员可以“编程”架构的各个内部组件。 与可重构芯片不同,根据本发明的实施例的芯片发生器编译程序以创建定制的芯片。 这种编译过程在制造硅之前的时间很长。 结果是一个框架,可以在架构层面实现更多的定制生成的芯片,因为如果定制过程需要可以添加额外的组件和逻辑。
    • 3. 发明授权
    • Bike trainer
    • 自行车教练
    • US07736282B1
    • 2010-06-15
    • US11805118
    • 2007-05-22
    • Mark Horowitz
    • Mark Horowitz
    • A63B22/06A63B69/16
    • A63B69/16A63B2069/162A63B2069/163A63B2069/164A63B2069/167A63B2210/50
    • Method and apparatus for allowing a person with disabilities to learn to pedal a conventional bicycle which device also converts a conventional bicycle into an in-place exercise bike. In the bike trainer embodiment, the device allows the training wheels which are attached to the rear wheel of a bicycle to be elevated by being placed in a right and left trough of the base of the device so that the rear wheel of the bicycle is elevated off the ground and spins freely in a space between the right and left troughs. In the exercise bicycle embodiment, an adjustable rear roller assembly can be attached to the base of the device so that the rear wheel of the bicycle rests on a pair of rollers so as to allow the rear wheel of the bicycle to contact and roll on a front and rear roller so as to increase pedaling resistance while the front wheel of the bicycle is stabilized by a stand having a pair of adjustable upright members and a pair of laterally extending members for maintaining the bicycle in a stable position. Other embodiments are also disclosed.
    • 允许残疾人学习踏上传统自行车的方法和装置,该装置还将常规自行车转换成就地运动自行车。 在自行车训练器实施例中,该装置允许通过将装在自行车的后轮上的训练轮放置在装置的底座的左右槽中使自行车的后轮升高 离开地面,并在右侧和左侧槽间空间自由旋转。 在运动自行车实施例中,可调整的后轮组件可以附接到装置的基座,使得自行车的后轮搁在一对辊上,以便允许自行车的后轮接触和滚动 前轮和后轮,以便通过具有一对可调直立部件和一对横向延伸部件的支架使自行车的前轮稳定在稳定的位置,从而增加踏板阻力。 还公开了其他实施例。
    • 7. 发明申请
    • FAULT-TOLERANT CLOCK GENERATOR
    • 容错时钟发生器
    • US20060250160A1
    • 2006-11-09
    • US11456332
    • 2006-07-10
    • Kun-Yung ChangMark Horowitz
    • Kun-Yung ChangMark Horowitz
    • G01R13/00H03K19/00G01R29/26H01L25/00
    • G06F1/06
    • A fault-tolerant clock generation circuit. First and second clock signal generators are provided to generate first and second clock signals. The second clock signal generator includes a locked loop circuit that, in a first operating mode, adjusts the phase of the second clock signal as necessary to maintain phase alignment between the first and second clock signals. A fail detect circuit is provided to determine whether a failure relating to generation of the first clock signal has occurred and, if so, to assert a hold signal. The locked loop circuit responds to assertion of the hold signal by transitioning to a second operating mode in which the phase of the second clock signal is not adjusted.
    • 一个容错时钟发生电路。 提供第一和第二时钟信号发生器以产生第一和第二时钟信号。 第二时钟信号发生器包括锁定环路电路,其在第一操作模式中根据需要调整第二时钟信号的相位,以维持第一和第二时钟信号之间的相位对准。 提供故障检测电路以确定是否发生了与第一时钟信号的产生有关的故障,并且如果是,则断言保持信号。 锁定环电路通过转换到第二时钟信号的相位未被调整的第二操作模式来响应保持信号的断言。