会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 4. 发明授权
    • Flexible I/O routing resources
    • 灵活的I / O路由资源
    • US06826741B1
    • 2004-11-30
    • US10289629
    • 2002-11-06
    • Brian D. JohnsonAndy L. LeeCameron McClintockTriet NguyenDavid JeffersonPaul LeventisDavid LewisVaughn BetzMichael Chan
    • Brian D. JohnsonAndy L. LeeCameron McClintockTriet NguyenDavid JeffersonPaul LeventisDavid LewisVaughn BetzMichael Chan
    • G06F1750
    • H03K19/17736H03K19/17744
    • In one aspect, flexible routing resources provided are comprising an arrangement of staggered line segments on a periphery of an electronic device. In another aspect, I/O bus lines a re coupled to receive signals from and to provide signals to other bus lines, core routing, and I/O circuitry, thus facilitating the use of the I/O bus for a variety of routes that may include I/O-to-core, core-to-I/O and core-to-core routes. In another aspect, a length of I/O bus lines is optimized for speed over long signal routes with high fanout. In another aspect, the loading effects of high fanout are minimized by using a plurality of tapping buffers to couple lines to both core routing and to I/O circuitry. In another aspect, a spiraling technique is provided that allows a continuous bus having line segments of consistent length whether or not the number of I/O blocks is an integral multiple of the selected logical length for line segments.
    • 在一个方面,提供的灵活路由资源包括在电子设备的外围上的交错线段的布置。 在另一方面,I / O总线线路被耦合以从其接收信号并向其它总线线路,核心路由和I / O电路提供信号,从而便于将I / O总线用于各种路由, 可能包括I / O到核心,核到I / O和核心到核心的路由。 在另一方面,I / O总线的长度针对具有高扇出的长信号路由的速度被优化。 在另一方面,通过使用多个分接缓冲器来将线耦合到核心路由和I / O电路两者,高扇出的负载效应被最小化。 在另一方面,提供一种螺旋式技术,其允许具有一致长度的线段的连续总线,无论I / O块的数量是否为线段的所选逻辑长度的整数倍。
    • 6. 发明授权
    • I/O configuration and reconfiguration trigger through testing interface
    • 通过测试界面进行I / O配置和重新配置触发
    • US07287189B1
    • 2007-10-23
    • US10603888
    • 2003-06-25
    • Brian D. JohnsonKeith DuwelMario GuzmanChristopher F. LaneAndy L. Lee
    • Brian D. JohnsonKeith DuwelMario GuzmanChristopher F. LaneAndy L. Lee
    • G06F11/00
    • G01R31/318572
    • A reconfigurable device loads I/O configuration information from a diagnostic interface during testing. The device includes a configurable I/O connection for communicating values with other devices. A diagnostic interface communicates the value of the I/O connection to a tester. A diagnostic controller in the device has a first mode for communicating the value on the I/O connection to the tester via the diagnostic interface, and a second mode for receiving an I/O configuration attribute value for the I/O connection from the diagnostic interface thereby modifying the configuration of the I/O connection. The device also includes a configuration controller that retrieves device configuration information from a configuration device in response to a signal. The signal can originate from an external source or from the diagnostic controller in response to a configuration instruction received via the diagnostic interface. The diagnostic interface may be a JTAG interface.
    • 可重构设备在测试期间从诊断接口加载I / O配置信息。 该设备包括用于与其他设备通信值的可配置I / O连接。 诊断接口将I / O连接的值传送给测试仪。 设备中的诊断控制器具有用于经由诊断接口将I / O连接上的值传送给测试器的第一模式,以及用于从诊断接收I / O连接的I / O配置属性值的第二模式 接口,从而修改I / O连接的配置。 该设备还包括配置控制器,其响应于信号从配置设备检索设备配置信息。 响应于通过诊断接口接收的配置指令,该信号可以来自外部源或诊断控制器。 诊断接口可以是JTAG接口。
    • 10. 发明授权
    • High performance memory interface circuit architecture
    • 高性能存储器接口电路架构
    • US08593195B1
    • 2013-11-26
    • US13614526
    • 2012-09-13
    • Joseph HuangChiakang SungPhilip PanYan ChongAndy L. LeeBrian D. Johnson
    • Joseph HuangChiakang SungPhilip PanYan ChongAndy L. LeeBrian D. Johnson
    • H03H11/16
    • H03L7/0812G11C7/22G11C7/222H03L7/0805
    • A programmable memory interface circuit includes a programmable DLL delay chain, a phase offset control circuit and a programmable DQS delay chain. The DLL delay chain uses a set of serially connected delay cells, a programmable switch, a phase detector and a digital counter to generate a coarse phase shift control setting. The coarse phase shift control setting is then used to pre-compute a static residual phase shift control setting or generate a dynamic residual phase shift control setting, one of which is chosen by the phase offset control circuit to be added to or subtracted from the coarse phase shift control setting to generate a fine phase shift control setting. The coarse and fine phase shift control settings work in concert to generate a phase-delayed DQS signal that is center-aligned to its associated DQ signals.
    • 可编程存储器接口电路包括可编程DLL延迟链,相位偏移控制电路和可编程DQS延迟链。 DLL延迟链使用一组串行连接的延迟单元,可编程开关,相位检测器和数字计数器来产生粗略的相移控制设置。 然后,粗略的相移控制设置用于预先计算静态残留相移控制设置或生成动态残留相移控制设置,其中一个由相位偏移控制电路选择以被加到或从粗略 相移控制设置,以产生精细的相移控制设置。 粗调和精细相移控制设置一致地产生相位延迟的DQS信号,其中心对准其相关联的DQ信号。