会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Semiconductor memory device layout including increased length connection lines
    • 半导体存储器件布局包括增加长度的连接线
    • US07193878B2
    • 2007-03-20
    • US11452798
    • 2006-06-14
    • Pan Suk KwakDae Seok Byeon
    • Pan Suk KwakDae Seok Byeon
    • G11C5/06G11C11/34
    • H01L27/10G11C5/025G11C5/063G11C7/18G11C8/10G11C16/04G11C2207/005H01L27/105
    • An integrated circuit memory device includes a memory cell array including first and second bit lines that extend side-by-side, a plurality of page buffers, a first isolation device electrically coupled to an end of the first bit line, and a second isolation device electrically coupled to an end of the second bit line. The second isolation device is arranged farther from the plurality of page buffers than the first isolation device. A first connection line is electrically coupled at a first end thereof to the first isolation device, and is electrically coupled at a second end thereof to one of the plurality of page buffers. A second connection line is electrically coupled at a first end thereof to the second isolation device, and is electrically coupled at a second end thereof to a farther one of the plurality of page buffers. The second connection line is arranged immediately adjacent to the first bit line.
    • 集成电路存储器件包括存储单元阵列,其包括并排延伸的第一和第二位线,多个页面缓冲器,电耦合到第一位线的端部的第一隔离器件和第二隔离器件 电耦合到第二位线的端部。 与第一隔离装置相比,第二隔离装置布置得比多个页缓冲器更远。 第一连接线在其第一端处电耦合到第一隔离装置,并且在其第二端处电耦合到多个页缓冲器之一。 第二连接线在其第一端处电耦合到第二隔离装置,并且在其第二端处电耦合到多个页面缓冲器中的更远的一个。 第二连接线被布置成紧邻第一位线。
    • 2. 发明授权
    • Non-volatile semiconductor memory and programming method
    • 非易失性半导体存储器和编程方法
    • US07379351B2
    • 2008-05-27
    • US11471541
    • 2006-06-21
    • Oh Suk KwonDae Seok Byeon
    • Oh Suk KwonDae Seok Byeon
    • G11C7/00
    • G11C8/10G11C16/0483
    • In one aspect, a programming method is provided for a non-volatile semiconductor memory device which includes a plurality of electrically programmable and erasable memory cells, and transmission transistors for providing predetermined voltages to the memory cells. The method includes a primary programming process which includes providing a first program voltage to a selected memory cell to program the selected memory cell, a verify read process which includes reading the selected memory cell to verify a programmed status of the selected memory cell resulting from the primary programming process, and a secondary programming process which includes providing a second program voltage to the selected memory cell so as to reprogram the selected memory cell after the verify read process. During the verify read process, the transmission transistors are continuously gated by a boosted voltage generated during the primary programming process. The boosted voltage has a voltage level which is sufficient to provide the first and second program voltages to the memory cell.
    • 在一个方面,提供一种用于非易失性半导体存储器件的编程方法,该非易失性半导体存储器件包括多个电可编程和可擦除存储器单元,以及用于向存储器单元提供预定电压的传输晶体管。 该方法包括主编程过程,其包括向所选择的存储器单元提供第一编程电压以对所选择的存储器单元进行编程;验证读取处理,其包括读取所选择的存储器单元,以验证所选存储器单元的编程状态, 主编程处理和辅助编程处理,其包括向所选择的存储器单元提供第二编程电压,以便在验证读取处理之后重新编程所选择的存储器单元。 在验证读取过程期间,传输晶体管由主要编程过程中产生的升压电压连续选通。 升压电压具有足以向存储单元提供第一和第二编程电压的电压电平。
    • 4. 发明申请
    • Nonvolatile semiconductor memory device having bitlines extending from cell array in single direction
    • 非易失性半导体存储器件具有从单元阵列沿单向延伸的位线
    • US20070053218A1
    • 2007-03-08
    • US11513157
    • 2006-08-31
    • Wook HahnDae Seok Byeon
    • Wook HahnDae Seok Byeon
    • G11C5/06
    • G11C5/063G11C16/24
    • A semiconductor memory device comprises a cell array including a plurality of memory cells. The semiconductor memory device further comprises a plurality of bitlines formed in a bit layer and connected to the plurality of memory cells, wherein the bitlines extend from the cell array along a single direction. A common source line is formed in a common source layer and adapted to provide a predetermined source voltage to the plurality of memory cells. A voltage control block comprising a plurality of voltage control circuits adapted to control the voltage levels of the plurality of bitlines through voltage supply lines formed in a voltage-line metal layer is formed on one side of the cell array.
    • 半导体存储器件包括包括多个存储单元的单元阵列。 半导体存储器件还包括形成在位层中并连接到多个存储器单元的多个位线,其中位线沿着单个方向从单元阵列延伸。 公共源极线形成在公共源层中并且适于向多个存储器单元提供预定的源极电压。 电压控制块包括多个电压控制电路,其适于通过形成在电压线金属层中的电压供给线来控制多个位线的电压电平,该电压控制电路形成在电池阵列的一侧。
    • 10. 发明授权
    • Non-volatile memory devices and systems including bad blocks address re-mapped and methods of operating the same
    • 包括坏块的非易失性存储器件和系统重新映射,并且操作它们的方法
    • US07916540B2
    • 2011-03-29
    • US12122369
    • 2008-05-16
    • Dae Seok Byeon
    • Dae Seok Byeon
    • G11C11/34
    • G11C29/76
    • A method of operating a non-volatile memory device included in a memory card can be provided by re-mapping addresses of bad blocks in a first non-volatile MAT in a memory card and re-mapping addresses of bad blocks in a second non-volatile MAT in the memory card, the second non-volatile MAT including blocks that are address mapped with blocks in the first non-volatile MAT. Also a method of scanning a non-volatile memory device for bad blocks can be provided by sequentially scanning blocks in a non-volatile memory device for data indicating that a respective block is a bad block starting at a starting block address that is above a lowermost block address of the non-volatile memory device, wherein the starting block address is based on a yield for the non-volatile memory device.
    • 可以通过重新映射存储卡中的第一非易失性MAT中的坏块的地址并在第二非易失性存储卡中重新映射坏块的地址来提供操作包括在存储卡中的非易失性存储器件的方法, 存储卡中的易失性MAT,第二非易失性MAT包括在第一非易失性MAT中用块映射的地址的块。 也可以通过在非易失性存储器件中顺序地扫描块来提供用于扫描不良块的非易失性存储器件的方法,用于指示相应块是从低于最低位置的起始块地址开始的坏块 所述非易失性存储器件的块地址,其中所述起始块地址基于所述非易失性存储器件的产量。