会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 4. 发明申请
    • DISPLAY PANEL AND DISPLAY APPARATUS
    • 显示面板和显示设备
    • US20120218237A1
    • 2012-08-30
    • US13504133
    • 2010-06-02
    • Junya ShimadaShinya TanakaTetsuo KikuchiChikao Yamasaki
    • Junya ShimadaShinya TanakaTetsuo KikuchiChikao Yamasaki
    • G09G5/00
    • G02F1/13452G02F1/13454
    • The present invention is to provide a display panel and a display apparatus which can reduce the picture-frame area while sufficiently preventing the delay of signals by allowing a required amount of current to flow. The display panel of the present invention is a display panel which includes a circuit substrate, and an opposed substrate facing the circuit substrate, and which is featured in that the circuit section is arranged in the picture-frame area of the display panel, in that the circuit section includes trunk wiring, and branch wiring connected to the gate electrode or the source electrode of a transistor in the circuit section, and in that all or a part of the trunk wiring is provided on the opposed substrate, and the branch wiring is provided on the circuit substrate so as to be electrically connected to the trunk wiring via a conductor.
    • 本发明提供一种显示面板和显示装置,其能够通过允许所需量的电流流动来充分防止信号的延迟,从而减小画面区域。 本发明的显示面板是包括电路基板和面对电路基板的相对基板的显示面板,其特征在于,电路部分布置在显示面板的图像框区域中,其中 电路部分包括主干布线和连接到电路部分中的晶体管的栅电极或源电极的分支布线,并且所述干线布线的全部或一部分设置在相对的基板上,分支布线为 设置在电路基板上,以经由导体与主干布线电连接。
    • 5. 发明授权
    • Display panel and display apparatus
    • 显示面板和显示设备
    • US08786582B2
    • 2014-07-22
    • US13504133
    • 2010-06-02
    • Junya ShimadaShinya TanakaTetsuo KikuchiChikao Yamasaki
    • Junya ShimadaShinya TanakaTetsuo KikuchiChikao Yamasaki
    • G09G5/00G02F1/1345
    • G02F1/13452G02F1/13454
    • The present invention is to provide a display panel and a display apparatus which can reduce the picture-frame area while sufficiently preventing the delay of signals by allowing a required amount of current to flow. The display panel of the present invention is a display panel which includes a circuit substrate, and an opposed substrate facing the circuit substrate, and which is featured in that the circuit section is arranged in the picture-frame area of the display panel, in that the circuit section includes trunk wiring, and branch wiring connected to the gate electrode or the source electrode of a transistor in the circuit section, and in that all or a part of the trunk wiring is provided on the opposed substrate, and the branch wiring is provided on the circuit substrate so as to be electrically connected to the trunk wiring via a conductor.
    • 本发明提供一种显示面板和显示装置,其能够通过允许所需量的电流流动来充分防止信号的延迟,从而减小画面区域。 本发明的显示面板是包括电路基板和面对电路基板的相对基板的显示面板,其特征在于,电路部分布置在显示面板的图像框区域中,其中 电路部分包括主干布线和连接到电路部分中的晶体管的栅电极或源电极的分支布线,并且所述干线布线的全部或一部分设置在相对的基板上,分支布线为 设置在电路基板上,以经由导体与主干布线电连接。
    • 6. 发明申请
    • SHIFT REGISTER
    • 移位寄存器
    • US20130028370A1
    • 2013-01-31
    • US13637367
    • 2011-01-06
    • Tetsuo KikuchiShinya TanakaJunya ShimadaChikao Yamasaki
    • Tetsuo KikuchiShinya TanakaJunya ShimadaChikao Yamasaki
    • G11C19/28
    • G11C19/184G09G3/3677G09G2310/0267G09G2310/0286G11C19/28
    • A shift register is formed by connecting unit circuits 11 in multi-stage. One electrode of a capacitor Cap2 in the unit circuit 11 is connected to the gate terminal (node N1) of a transistor T2, and the other connected to a node N2. A compensation circuit composed of transistors T3 to T5 provides a clock signal CKB to the node N2 when the node N1 potential is at low level, and applies a low-level potential to the node N2 when the node N1 potential is at high level. Accordingly, even when the gate potential of the transistor T2 changes with a change in a clock signal CK, a signal that cancels out the change is provided through the capacitor Cap2, stabilizing the gate potential of the transistor T2. Thus, a change in the control terminal potential of an output transistor associated with a change in a clock signal is prevented.
    • 通过多级连接单元电路11形成移位寄存器。 单元电路11中的电容器Cap2的一个电极连接到晶体管T2的栅极端子(节点N1),另一个连接到节点N2。 当晶体管T3至T5组成的补偿电路在节点N1电位处于低电平时向节点N2提供时钟信号CKB,并且当节点N1电位处于高电平时向节点N2施加低电平电位。 因此,即使当晶体管T2的栅极电位随着时钟信号CK的变化而变化时,通过电容器Cap2提供抵消变化的信号,从而稳定晶体管T2的栅极电位。 因此,防止与时钟信号的变化相关联的输出晶体管的控制端电位的变化。
    • 8. 发明授权
    • Shift register
    • 移位寄存器
    • US08781059B2
    • 2014-07-15
    • US13637367
    • 2011-01-06
    • Tetsuo KikuchiShinya TanakaJunya ShimadaChikao Yamasaki
    • Tetsuo KikuchiShinya TanakaJunya ShimadaChikao Yamasaki
    • G11C19/00
    • G11C19/184G09G3/3677G09G2310/0267G09G2310/0286G11C19/28
    • A shift register is formed by connecting unit circuits 11 in multi-stage. One electrode of a capacitor Cap2 in the unit circuit 11 is connected to the gate terminal (node N1) of a transistor T2, and the other connected to a node N2. A compensation circuit composed of transistors T3 to T5 provides a clock signal CKB to the node N2 when the node N1 potential is at low level, and applies a low-level potential to the node N2 when the node N1 potential is at high level. Accordingly, even when the gate potential of the transistor T2 changes with a change in a clock signal CK, a signal that cancels out the change is provided through the capacitor Cap2, stabilizing the gate potential of the transistor T2. Thus, a change in the control terminal potential of an output transistor associated with a change in a clock signal is prevented.
    • 通过多级连接单元电路11形成移位寄存器。 单元电路11中的电容器Cap2的一个电极连接到晶体管T2的栅极端子(节点N1),另一个连接到节点N2。 当晶体管T3至T5组成的补偿电路在节点N1电位处于低电平时向节点N2提供时钟信号CKB,并且当节点N1电位处于高电平时向节点N2施加低电平电位。 因此,即使当晶体管T2的栅极电位随着时钟信号CK的变化而变化时,通过电容器Cap2提供抵消变化的信号,从而稳定晶体管T2的栅极电位。 因此,防止与时钟信号的变化相关联的输出晶体管的控制端电位的变化。
    • 10. 发明授权
    • Circuit board and display device
    • 电路板和显示设备
    • US08575620B2
    • 2013-11-05
    • US13697148
    • 2011-01-25
    • Chikao YamasakiShinya TanakaTetsuo KikuchiJunya Shimada
    • Chikao YamasakiShinya TanakaTetsuo KikuchiJunya Shimada
    • H01L27/14
    • H05K1/18G02F1/13454H01L27/1225H01L27/1251H05K7/00
    • The present invention provides a circuit board with a reduced circuit area, and a display device comprising the circuit board and a narrower picture frame. The circuit board of the present invention comprises: a bottom gate thin film transistor comprising a first semiconductor layer, a first gate electrode, a first source electrode, and a first drain electrode; and a top gate thin film transistor comprising a second semiconductor layer, a second gate electrode, a second source electrode, and a second drain electrode, wherein the first semiconductor layer and the second semiconductor layer are formed from the same material, and the first drain electrode or the first source electrode and the second gate electrode are connected without interposing any other thin film transistor therebetween, and have the same electric potential.
    • 本发明提供一种具有减小电路面积的电路板,以及包括电路板和较窄图像帧的显示装置。 本发明的电路板包括:底栅薄膜晶体管,包括第一半导体层,第一栅电极,第一源电极和第一漏电极; 以及包括第二半导体层,第二栅电极,第二源电极和第二漏电极的顶栅薄膜晶体管,其中所述第一半导体层和所述第二半导体层由相同的材料形成,并且所述第一漏极 电极或第一源电极和第二栅极电极连接而不在其间插入任何其它薄膜晶体管,并且具有相同的电位。