会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • Analytical constraint generation for cut-based global placement
    • US06671867B2
    • 2003-12-30
    • US10121877
    • 2002-04-11
    • Charles J. AlpertGi-Joon NamPaul G. Villarrubia
    • Charles J. AlpertGi-Joon NamPaul G. Villarrubia
    • G06F945
    • G06F17/5072
    • A method of designing the layout of an integrated circuit (IC) by deriving an analytical constraint for a cut-based placement partitioner using analytical optimization, and placing cells on the IC with the cut-based placement partitioner using the analytical constraint. Quadratic optimization may be used to determine a desired ratio of a cell area of a given partition to a total cell area (the balance parameter), and placing may be performed using multilevel bisection partitioning constrained by the balance parameter. This implementation may include a determination of an aspect ratio for an entire partitioning region of the integrated circuit, and a “center-of-mass” coordinate of the cells based on the quadratic optimization, which are then used to define a placement rectangle having the same aspect ratio, and centered on the center-of-mass coordinate. This placement rectangle is used to derive the balance parameter. The placement rectangle has a total area equal to a total moveable cell area, and the balance parameter is computed by calculating the ratio of a left portion of the placement rectangle which lies in the left partition to the total area of the placement rectangle. The multilevel partitioner then places a proportionate number of the cells in the left partition based on the balance parameter.
    • 6. 发明授权
    • Constrained detailed placement
    • 约束详细的布置
    • US07467369B2
    • 2008-12-16
    • US11554235
    • 2006-10-30
    • Charles J. AlpertGi-Joon NamHaoxing RenPaul G. Villarrubia
    • Charles J. AlpertGi-Joon NamHaoxing RenPaul G. Villarrubia
    • G06F17/50G06F9/45
    • G06F17/5072
    • The illustrative embodiments provide a computer implemented method which perform cell transforms that decrease overall wire length, without degrading device timing or violating electrical constraints. The process computes delay constraint coefficients for a data set. The process performs a detailed placement transform by moving a subset of cells, making the placement legal, computing a half perimeter wire length change for each output net that is a member of the subset of nets, and computing a Manhattan distance change for each source-sink gate pair within the move cells. the process computes a weighted total wire length incremented value for the transformed data set. Further, the process continues by evaluating arrival time constraints, electrical constraints, and user configurable move limits for violations, and restoring the move cells to the original placement if a violation is found.
    • 说明性实施例提供了一种计算机实现的方法,其执行减小总线长度的小区变换,而不降低设备定时或违反电气约束。 该过程计算数据集的延迟约束系数。 该过程通过移动单元的子集来执行详细的放置变换,使得放置合法,计算作为网络子集成员的每个输出网的半周长线长度变化,以及计算每个源 - 移动细胞内的宿闸对。 该过程计算用于变换数据集合的加权总线长度递增值。 此外,该过程通过评估抵达时间约束,电气约束和用户可配置的违规移动限制,以及如果发现违规,则将移动单元恢复到原始位置继续。
    • 8. 发明申请
    • CONSTRAINED DETAILED PLACEMENT
    • 约束的详细布置
    • US20080127017A1
    • 2008-05-29
    • US11554235
    • 2006-10-30
    • Charles J. AlpertGi-Joon NamHaoxing RenPaul G. Villarrubia
    • Charles J. AlpertGi-Joon NamHaoxing RenPaul G. Villarrubia
    • G06F17/50
    • G06F17/5072
    • A computer implemented method and a computer program product which perform cell transforms that decrease overall wire length, without degrading device timing or violating electrical constraints. The process computes delay constraint coefficients for a data set. The process performs a detailed placement transform by moving a subset of cells, making the placement legal, computing a half perimeter wire length change for each output net that is a member of the subset of nets, and computing a Manhattan distance change for each source-sink gate pair within the move cells. The process computes a weighted total wire length incremented value for the transformed data set, if the move will not improve placement, the move transform is not allowed. Further, the process continues by evaluating arrival time constraints, electrical constraints and user configurable move limits for violations, restoring the move cells to the original placement if a violation is found.
    • 一种计算机实现的方法和一种计算机程序产品,其执行减少总线长度的小区变换,而不会降低设备定时或违反电气限制。 该过程计算数据集的延迟约束系数。 该过程通过移动单元的子集来执行详细的放置变换,使得放置合法,计算作为网络子集成员的每个输出网的半周长线长度变化,以及计算每个源 - 移动细胞内的宿闸对。 该过程计算变换数据集的加权总线长度递增值,如果移动不会改善放置,则不允许移动变换。 此外,该过程通过评估到达时间约束,电气约束和用户可配置的违规移动限制来继续,如果发现违规,则将移动单元恢复到原始位置。
    • 9. 发明授权
    • Post-placement cell shifting
    • 放置后细胞转移
    • US08495534B2
    • 2013-07-23
    • US12796550
    • 2010-06-08
    • Charles J. AlpertZhuo D. LiGi-Joon NamShyam RamjiLakshmi N. ReddyJarrod A. RoyTaraneh E. TaghaviPaul G. VillarrubiaNatarajan Viswanathan
    • Charles J. AlpertZhuo D. LiGi-Joon NamShyam RamjiLakshmi N. ReddyJarrod A. RoyTaraneh E. TaghaviPaul G. VillarrubiaNatarajan Viswanathan
    • G06F17/50
    • G06F17/5072
    • A computer implemented method, data processing system, and computer program product for reworking a plurality of cells initially placed in a circuit design. An expander allocates cells to tiles. The expander determines a high detailed routing cost tile class, wherein the high detailed routing cost tile class is a class of tiles that has high detailed routing costs. The expander selects a cell within a tile of the high detailed routing cost tile class to form a selected cell in a selected tile. The expander applies multiple techniques to reposition these cells at new locations to improve the detailed routability. The expander can place an expanded bounding box around the selected cell, wherein the bounding box extends to at least one tile adjacent the selected tile, and repositions the selected cell within the bounding box to form a modified design to improve the detailed routability. The expander may also inflate and legalize those cells.
    • 一种计算机实现的方法,数据处理系统和用于重新设计最初放置在电路设计中的多个单元的计算机程序产品。 扩展器将单元格分配给图块。 扩展器确定高度详细的路由成本瓦片类,其中高详细路由成本瓦片类是具有高详细路由成本的一类瓦片。 扩展器选择高详细路由代价块类别的块内的单元,以在所选择的块中形成选定的单元。 扩展器应用多种技术在新位置重新定位这些单元,以提高详细的可布线性。 扩展器可以在所选择的单元周围放置扩展的边界框,其中边界框延伸到与所选择的瓦片相邻的至少一个瓦片,并且在边界框内重新定位所选择的单元以形成修改的设计以改进详细的可布线性。 扩张器也可能使这些细胞膨胀并合法化。