会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Container capacitor structure and method of formation thereof
    • 集装箱电容器结构及其形成方法
    • US08124491B2
    • 2012-02-28
    • US12547197
    • 2009-08-25
    • D. Mark DurcanTrung T. DoanRoger R. LeeFernando Gonzalez
    • D. Mark DurcanTrung T. DoanRoger R. LeeFernando Gonzalez
    • H01L21/8242
    • H01L28/91H01L27/10811H01L27/10817H01L27/10852H01L27/10888H01L28/65Y10S257/905
    • Disclosed is a container capacitor structure and method of constructing it. An etch mask and etch are used to expose portions of an exterior surface of electrode (“bottom electrodes”) of the container capacitor structure. The etch provides a recess between proximal pairs of container capacitor structures, which recess is available for forming additional capacitance. Accordingly, a capacitor dielectric and a top electrode are formed on and adjacent to, respectively, both an interior surface and portions of the exterior surface of the first electrode. Advantageously, surface area common to both the first electrode and second electrodes is increased over using only the interior surface, which provides additional capacitance without a decrease in spacing for clearing portions of the capacitor dielectric and the second electrode away from a contact hole location. Furthermore, such clearing of the capacitor dielectric and the second electrode portions may be done at an upper location of a substrate assembly in contrast to clearing at a bottom location of a contact via.
    • 公开了一种容器电容器结构及其构造方法。 蚀刻掩模和蚀刻用于暴露容器电容器结构的电极(“底部电极”)的外部表面的部分。 蚀刻在容器电容器结构的近端对之间提供凹槽,该凹槽可用于形成额外的电容。 因此,电容器电介质和顶电极分别形成在第一电极的外表面的内表面和部分上并相邻。 有利地,仅使用内表面增加了第一电极和第二电极两者共同的表面积,这提供了额外的电容,而不会减小用于清除电容器电介质部分和第二电极远离接触孔位置的间隔。 此外,与在接触通孔的底部位置处的清除相反,电容器电介质和第二电极部分的这种清除可以在衬底组件的上部位置进行。
    • 7. 发明授权
    • Selective provision of a diblock copolymer material
    • 选择性提供二嵌段共聚物材料
    • US07625694B2
    • 2009-12-01
    • US10840535
    • 2004-05-06
    • Eugene P. MarshDaryl C. NewTrung T. Doan
    • Eugene P. MarshDaryl C. NewTrung T. Doan
    • B05D1/36G03F1/00
    • H01L21/0274G03F7/039H01L21/312
    • Disclosed herein are techniques for using diblock copolymer (DBCP) films as etch masks to form small dots or holes in integrated circuit layers. In an embodiment, the DBCP film is deposited on the circuit layer to be etched. Then the DCBP film is confined to define an area of interest in the DCBP film in which hexagonal domains will eventually be formed. Such confinement can constitute masking and exposing the DCBP film using photolithographic techniques. Such masking preferably incorporates knowledge of the domain spacing and/or grain size of the to-be-formed domains in the area of interest to ensure that a predictable number and/or orientation of the domains will result in the area of interest, although this is not strictly necessary in all useful embodiments. Domains are then formed in the area of interest in the DBCP film which comprises a hexagonal array of cylindrical domains in a matrix. The film is then treated (e.g., with osmium or ozone) to render either the domains or the matrix susceptible to removal, while the other component is then used as a mask to etch either dots or holes in the underlying circuit layer.
    • 本文公开了使用二嵌段共聚物(DBCP)膜作为蚀刻掩模在集成电路层中形成小点或孔的技术。 在一个实施例中,DBCP膜沉积在待蚀刻的电路层上。 然后将DCBP膜限制在DCBP膜中限定最终将形成六方结构域的感兴趣区域。 这种约束可以使用光刻技术构成掩蔽和暴露DCBP膜。 这种掩蔽优选地结合了感兴趣区域中待形成区域的结构域间隔和/或晶粒尺寸的知识,以确保域的可预测数量和/或取向将导致感兴趣的区域,尽管这 在所有有用的实施例中并不是绝对必要的。 然后在DBCP膜中的感兴趣区域中形成畴,其包括在矩阵中的圆柱形域的六边形阵列。 然后将膜处理(例如,用锇或臭氧)以使得区域或基质易于除去,而另一种组分然后用作掩模来蚀刻底层电路层中的任何点或孔。
    • 8. 发明申请
    • CO-SPUTTER DEPOSITION OF METAL-DOPED CHALCOGENIDES
    • 金属聚合物的共溅射沉积
    • US20090098717A1
    • 2009-04-16
    • US12249744
    • 2008-10-10
    • Jiutao LiAllen McTeerGregory HerdtTrung T. Doan
    • Jiutao LiAllen McTeerGregory HerdtTrung T. Doan
    • H01L31/20
    • C23C14/548C23C14/0623C23C14/3464H01L45/085H01L45/1233H01L45/142H01L45/143H01L45/1625
    • The present invention is related to methods and apparatus that allow a chalcogenide glass such as germanium selenide (GexSe1-x) to be doped with a metal such as silver, copper, or zinc without utilizing an ultraviolet (UV) photodoping step to dope the chalcogenide glass with the metal. The chalcogenide glass doped with the metal can be used to store data in a memory device. Advantageously, the systems and methods co-sputter the metal and the chalcogenide glass and allow for relatively precise and efficient control of a constituent ratio between the doping metal and the chalcogenide glass. Further advantageously, the systems and methods enable the doping of the chalcogenide glass with a relatively high degree of uniformity over the depth of the formed layer of chalcogenide glass and the metal. Also, the systems and methods allow a metal concentration to be varied in a controlled manner along the thin film depth.
    • 本发明涉及允许诸如硒化锗(GexSe1-x)的硫族化物玻璃掺杂金属如银,铜或锌的方法和装置,而不用紫外线(UV)光二极化步骤来掺杂硫族化物 玻璃与金属。 掺杂有金属的硫族化物玻璃可用于将数据存储在存储器件中。 有利的是,系统和方法共同溅射金属和硫族化物玻璃,并允许相对精确和有效地控制掺杂金属和硫族化物玻璃之间的组成比。 进一步有利的是,这些系统和方法能够在硫族化物玻璃和金属的形成层的深度上以相对高的均匀度掺杂硫族化物玻璃。 而且,这些系统和方法允许以薄膜深度的受控方式改变金属浓度。
    • 9. 发明授权
    • Co-sputter deposition of metal-doped chalcogenides
    • 金属掺杂硫属化物的共溅射沉积
    • US07446393B2
    • 2008-11-04
    • US11710517
    • 2007-02-26
    • Jiutao LiAllen McTeerGregory HerdtTrung T. Doan
    • Jiutao LiAllen McTeerGregory HerdtTrung T. Doan
    • H01L29/20
    • C23C14/548C23C14/0623C23C14/3464H01L45/085H01L45/1233H01L45/142H01L45/143H01L45/1625
    • The present invention is related to methods and apparatus that allow a chalcogenide glass such as germanium selenide (GexSe1-x) to be doped with a metal such as silver, copper, or zinc without utilizing an ultraviolet (UV) photodoping step to dope the chalcogenide glass with the metal. The chalcogenide glass doped with the metal can be used to store data in a memory device. Advantageously, the systems and methods co-sputter the metal and the chalcogenide glass and allow for relatively precise and efficient control of a constituent ratio between the doping metal and the chalcogenide glass. Further advantageously, the systems and methods enable the doping of the chalcogenide glass with a relatively high degree of uniformity over the depth of the formed layer of chalcogenide glass and the metal. Also, the systems and methods allow a metal concentration to be varied in a controlled manner along the thin film depth.
    • 本发明涉及允许硫族化物玻璃如硒化锗(Ge x Sb 1-x x)掺杂金属如银的方法和装置, 铜或锌,而不用紫外线(UV)光二极化步骤来用金属掺杂硫族化物玻璃。 掺杂有金属的硫族化物玻璃可用于将数据存储在存储器件中。 有利的是,系统和方法共同溅射金属和硫族化物玻璃,并允许相对精确和有效地控制掺杂金属和硫族化物玻璃之间的组成比。 进一步有利的是,这些系统和方法能够在硫族化物玻璃和金属的形成层的深度上以相对高的均匀度掺杂硫族化物玻璃。 而且,这些系统和方法允许以薄膜深度的受控方式改变金属浓度。
    • 10. 发明授权
    • Integrated circuit contact
    • 集成电路接触
    • US07282440B2
    • 2007-10-16
    • US10136544
    • 2002-05-01
    • Charles H. DennisonTrung T. Doan
    • Charles H. DennisonTrung T. Doan
    • H01L21/4763H01L21/461H01L21/302
    • H01L21/31144H01L21/76807H01L21/76808H01L21/76829Y10S438/95Y10S438/97
    • A process is provided for forming vertical contacts in the manufacture of integrated circuits and devices so manufactured. The process eliminates the need for precise mask alignment and allows the etch of the contact hole to be controlled independent of the etch of the interconnect trough. The process includes forming an insulating layer on the surface of a substrate; forming an etch stop layer on the surface of the insulating layer; forming an opening in the etch stop layer; etching to a first depth through the opening in the etch stop layer and into the insulating layer to form an interconnect trough; forming a photoresist mask on the surface of the etch stop layer and in the trough; and continuing to etch through the insulating layer until reaching the surface of the substrate to form a contact hole. The above process may be repeated during the formation of multilevel metal integrated circuits.
    • 提供了在制造集成电路和如此制造的器件的制造中形成垂直触点的工艺。 该过程消除了对精确掩模对准的需要,并允许独立于互连槽的蚀刻来控制接触孔的蚀刻。 该方法包括在基板的表面上形成绝缘层的步骤; 在绝缘层的表面上形成蚀刻停止层; 在蚀刻停止层中形成开口; 蚀刻到穿过蚀刻停止层中的开口的第一深度并进入绝缘层以形成互连槽; 在蚀刻停止层和槽中的表面上形成光致抗蚀剂掩模; 并且继续蚀刻通过绝缘层直到到达衬底的表面以形成接触孔。 在形成多级金属集成电路期间,可以重复上述过程一次或多次。