会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Delay signal generator and recording pulse generator
    • 延时信号发生器和记录脉冲发生器
    • US07471128B2
    • 2008-12-30
    • US10504607
    • 2003-11-07
    • Toshiyuki ShutokuShin-ichiro Tomisawa
    • Toshiyuki ShutokuShin-ichiro Tomisawa
    • H03L7/06
    • G11B7/126G11B7/00456G11B7/0062G11B20/10H03K5/133H03K2005/00039H03L7/0805H03L7/0995H03L7/18H04L7/0337
    • A write strategy circuit (recording pulse generator) generates a recording pulse for controlling a laser output applied to an optical disc using data modulated by a DVD encoder or a CD encoder. A delay circuit delays delay subject signals by a predetermined amount to generate delay signals. A delay amount for the delay circuit is controlled by a delay amount control circuit. A logic circuit generates a recording pulse by logically synthesizing the delay signals. The delay amount control circuit includes a voltage controlled oscillator formed by connecting, in a ring-like manner, a plurality of delay elements having the same configuration as the delay elements included in the delay circuit. An output signal of the voltage controlled oscillator is locked at a point where a delay amount for each delay element becomes a fraction of an integer of one cycle of a reference clock signal.
    • 写策略电路(记录脉冲发生器)使用由DVD编码器或CD编码器调制的数据产生用于控制施加到光盘的激光输出的记录脉冲。 延迟电路将延迟对象信号延迟预定量以产生延迟信号。 延迟电路的延迟量由延迟量控制电路控制。 逻辑电路通过逻辑合成延迟信号来产生记录脉冲。 延迟量控制电路包括通过以环状方式连接多个具有与延迟电路中包括的延迟元件相同配置的延迟元件形成的压控振荡器。 压控振荡器的输出信号被锁定在每个延迟元件的延迟量成为参考时钟信号的一个周期的整数的一部分的点处。
    • 8. 发明授权
    • Delay circuit
    • 延时电路
    • US07170331B2
    • 2007-01-30
    • US11080685
    • 2005-03-16
    • Toshiyuki ShutokuKoji Hayashi
    • Toshiyuki ShutokuKoji Hayashi
    • H03H11/26
    • H03H11/265H03K5/133H03K2005/00104
    • A delay circuit comprising a delay line to delay an input signal that has a plurality of delay cells connected in series; a PLL circuit that supplies the delay line with a delay control voltage to control the delay; and a first selector that selects one of output signals of the delay cells.Each of the delay cells comprises two stages of delay inverters connected in series and an output inverter connected to a connection point of the delay inverter of the first stage and the delay inverter of the second stage. Input into the delay inverter of the first stage is an output signal of the delay inverter of the second stage in the preceding delay cell, and the first selector outputs as a delayed signal an output signal of the output inverter or the delay inverter of the second stage in one of the delay cells.
    • 一种延迟电路,包括延迟线以延迟具有串联连接的多个延迟单元的输入信号; PLL电路,为延迟线提供延迟控制电压以控制延迟; 以及选择延迟单元的输出信号之一的第一选择器。 每个延迟单元包括串联连接的两级延迟反相器和连接到第一级的延迟反相器和第二级的延迟反相器的连接点的输出反相器。 第一级的延迟反相器的输入是前一延迟单元中的第二级的延迟反相器的输出信号,第一选择器作为延迟信号输出输出反相器或第二级的延迟反相器的输出信号 在延迟单元之一的阶段。
    • 9. 发明申请
    • Delay circuit
    • 延时电路
    • US20050206425A1
    • 2005-09-22
    • US11080685
    • 2005-03-16
    • Toshiyuki ShutokuKoji Hayashi
    • Toshiyuki ShutokuKoji Hayashi
    • G11B20/10G11B7/00G11B20/14H03H11/26H03K5/00H03K5/14H03L7/00
    • H03H11/265H03K5/133H03K2005/00104
    • A delay circuit comprising a delay line to delay an input signal that has a plurality of delay cells connected in series; a PLL circuit that supplies the delay line with a delay control voltage to control the delay; and a first selector that selects one of output signals of the delay cells. Each of the delay cells comprises two stages of delay inverters connected in series and an output inverter connected to a connection point of the delay inverter of the first stage and the delay inverter of the second stage. Input into the delay inverter of the first stage is an output signal of the delay inverter of the second stage in the preceding delay cell, and the first selector outputs as a delayed signal an output signal of the output inverter or the delay inverter of the second stage in one of the delay cells.
    • 一种延迟电路,包括延迟线以延迟具有串联连接的多个延迟单元的输入信号; PLL电路,为延迟线提供延迟控制电压以控制延迟; 以及选择延迟单元的输出信号之一的第一选择器。 每个延迟单元包括串联连接的两级延迟反相器和连接到第一级的延迟反相器和第二级的延迟反相器的连接点的输出反相器。 第一级的延迟反相器的输入是前一延迟单元中的第二级的延迟反相器的输出信号,第一选择器作为延迟信号输出输出反相器或第二级的延迟反相器的输出信号 在延迟单元之一的阶段。