会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Semiconductor memory device and method for controlling the same
    • 半导体存储器件及其控制方法
    • US08238172B2
    • 2012-08-07
    • US12884951
    • 2010-09-17
    • Teruo Takagiwa
    • Teruo Takagiwa
    • G11C7/10
    • G11C29/82
    • According to one embodiment, a semiconductor memory device includes a memory cell array, and first to third latch circuits. The first latch circuits hold information as to whether an associated column is defective. A pointer is set in the second latch circuits. The third latch circuits hold write data or read data. One of the third latch circuits is activated at a time the pointer is set to an associated second latch circuit when an associated first latch circuit holds the information indicating that the associated column is not defective. The pointer is sequentially shifted among the second latch circuits in synchronization with a clock. In shifting the pointer, the pointer skips one of the second latch circuits associated with one of the first latch circuit which holds the information indicating that the associated column is defective.
    • 根据一个实施例,半导体存储器件包括存储单元阵列和第一至第三锁存电路。 第一个锁存电路保存关于相关联的列是否有故障的信息。 在第二个锁存电路中设置一个指针。 第三个锁存电路保持写数据或读数据。 当相关联的第一锁存电路保持指示相关联的列没有缺陷的信息时,指针被设置为相关联的第二锁存电路时,第三锁存电路中的一个被激活。 指针与时钟同步地顺序地在第二锁存电路之间移位。 在移动指针时,指针跳过与第一锁存电路中的一个相关联的第二锁存电路之一,其中保持指示相关联的列有缺陷的信息。
    • 3. 发明授权
    • Nonvolatile semiconductor memory and method of operating the same
    • 非易失性半导体存储器及其操作方法
    • US08437197B2
    • 2013-05-07
    • US13051388
    • 2011-03-18
    • Teruo Takagiwa
    • Teruo Takagiwa
    • G11C11/34
    • G11C16/3436G11C11/5642
    • According to one embodiment, a nonvolatile semiconductor memory includes memory cells arranged in a memory cell array in the form of a matrix, the memory cell storing data having two or more levels associated with two or more threshold levels, respectively, a buffer circuit including latch circuits and sense amplifier circuits, each latch circuit and each sense amplifier being associated with each column in the memory cell array, and a control circuit configured to control operations of the memory cells and the buffer circuit, the control circuit executing data writing with respect to the memory cells and first verification using judgment information indicative of a result of the data writing in a write sequence with respect to data from the outside. The judgment information is assigned to two or more threshold levels, which are not adjacent to each other, in common.
    • 根据一个实施例,非易失性半导体存储器包括以矩阵形式布置在存储单元阵列中的存储单元,所述存储单元分别存储具有与两个或多个阈值电平相关联的两个或多个电平的数据,包括锁存器 电路和读出放大器电路,每个锁存电路和每个读出放大器与存储单元阵列中的每一列相关联;以及控制电路,被配置为控制存储单元和缓冲电路的操作,控制电路执行相对于 存储器单元和使用关于来自外部的数据的以写入序列表示数据写入的结果的判定信息的第一验证。 判断信息被分配给彼此不相邻的两个或更多个阈值级别。
    • 4. 发明授权
    • Semiconductor memory device
    • 半导体存储器件
    • US08284612B2
    • 2012-10-09
    • US12884721
    • 2010-09-17
    • Masahiro YoshiharaTeruo TakagiwaKatsumi Abe
    • Masahiro YoshiharaTeruo TakagiwaKatsumi Abe
    • G11C16/06
    • G11C16/3436
    • According to one embodiment, a semiconductor memory device includes memory cells, holding circuits, and a logical gate chain. The memory cells are associated with columns. The holding circuits are associated with the columns and capable of holding first information indicating whether associated one of the columns is a verify-failed column or not. The logical gate chain includes a plurality of first logical gates associated with the columns and connected in series. Each of the first logical gates outputs a logical level to a next-stage first logical gate in a series connection. The logical level indicates whether the verify-failed column exists or not based on the first information in associated one of the holding circuit. The content indicated by the logical level output from each of the first logical gates is inverted using one of the first logical gates associated with the verify-failed column as a border.
    • 根据一个实施例,半导体存储器件包括存储单元,保持电路和逻辑门极链。 存储单元与列相关联。 保持电路与列相关联,并且能够保存指示相关联的一个列是否为验证失败列的第一信息。 逻辑门链包括与列相关联并且串联连接的多个第一逻辑门。 第一逻辑门中的每一个在串联连接中将逻辑电平输出到下一级第一逻辑门。 逻辑电平基于保持电路中相关联的一个中的第一信息指示验证失败列是否存在。 使用与验证失败列相关联的第一逻辑门之一作为边界来反转从每个第一逻辑门输出的逻辑电平指示的内容。
    • 6. 发明申请
    • SEMICONDUCTOR MEMORY DEVICE
    • 半导体存储器件
    • US20110205806A1
    • 2011-08-25
    • US12884721
    • 2010-09-17
    • Masahiro YoshiharaTeruo TakagiwaKatsumi Abe
    • Masahiro YoshiharaTeruo TakagiwaKatsumi Abe
    • G11C16/34
    • G11C16/3436
    • According to one embodiment, a semiconductor memory device includes memory cells, holding circuits, and a logical gate chain. The memory cells are associated with columns. The holding circuits are associated with the columns and capable of holding first information indicating whether associated one of the columns is a verify-failed column or not. The logical gate chain includes a plurality of first logical gates associated with the columns and connected in series. Each of the first logical gates outputs a logical level to a next-stage first logical gate in a series connection. The logical level indicates whether the verify-failed column exists or not based on the first information in associated one of the holding circuit. The content indicated by the logical level output from each of the first logical gates is inverted using one of the first logical gates associated with the verify-failed column as a border.
    • 根据一个实施例,半导体存储器件包括存储单元,保持电路和逻辑门极链。 存储单元与列相关联。 保持电路与列相关联,并且能够保存指示相关联的一个列是否为验证失败列的第一信息。 逻辑门链包括与列相关联并且串联连接的多个第一逻辑门。 第一逻辑门中的每一个在串联连接中将逻辑电平输出到下一级第一逻辑门。 逻辑电平基于保持电路中相关联的一个中的第一信息指示验证失败列是否存在。 使用与验证失败列相关联的第一逻辑门之一作为边界来反转从每个第一逻辑门输出的逻辑电平指示的内容。
    • 7. 发明申请
    • SEMICONDUCTOR MEMORY DEVICE AND METHOD FOR CONTROLLING THE SAME
    • 半导体存储器件及其控制方法
    • US20110141823A1
    • 2011-06-16
    • US12884951
    • 2010-09-17
    • Teruo TAKAGIWA
    • Teruo TAKAGIWA
    • G11C29/04G11C7/10
    • G11C29/82
    • According to one embodiment, a semiconductor memory device includes a memory cell array, and first to third latch circuits. The first latch circuits hold information as to whether an associated column is defective. A pointer is set in the second latch circuits. The third latch circuits hold write data or read data. One of the third latch circuits is activated at a time the pointer is set to an associated second latch circuit when an associated first latch circuit holds the information indicating that the associated column is not defective. The pointer is sequentially shifted among the second latch circuits in synchronization with a clock. In shifting the pointer, the pointer skips one of the second latch circuits associated with one of the first latch circuit which holds the information indicating that the associated column is defective.
    • 根据一个实施例,半导体存储器件包括存储单元阵列和第一至第三锁存电路。 第一个锁存电路保存关于相关联的列是否有故障的信息。 在第二个锁存电路中设置一个指针。 第三个锁存电路保持写数据或读数据。 当相关联的第一锁存电路保持指示相关联的列没有缺陷的信息时,指针被设置为相关联的第二锁存电路时,第三锁存电路中的一个被激活。 指针与时钟同步地顺序地在第二锁存电路之间移位。 在移动指针时,指针跳过与第一锁存电路中的一个相关联的第二锁存电路之一,其中保持指示相关联的列有缺陷的信息。
    • 9. 发明申请
    • SEMICONDUCTOR MEMORY DEVICE
    • 半导体存储器件
    • US20130235676A1
    • 2013-09-12
    • US13604070
    • 2012-09-05
    • Teruo TAKAGIWA
    • Teruo TAKAGIWA
    • G11C7/06G11C7/10
    • G11C7/06G11C7/1006G11C7/106
    • A semiconductor memory device according to an embodiment includes a memory cell array that includes a plurality of cell columns each configured by a plurality of memory cells, and a column control circuit that includes a plurality of sense amplifier-data latch units each including a plurality of sense amplifiers that detect and amplify data of the memory cells and a plurality of data latches. One of the plurality of sense amplifier-data latch units is a first sense amplifier-data latch unit and another of the plurality of sense amplifier-data latch units is a second sense amplifier-data latch unit, the first sense amplifier-data latch unit and the second sense amplifier-data latch unit having different numbers of the cell columns capable of being handled.
    • 根据实施例的半导体存储器件包括存储单元阵列,其包括由多个存储单元构成的多个单元列,列列控制电路包括多个读出放大器 - 数据锁存单元,每个读出放大器 - 数据锁存单元包括多个 读出放大器,用于检测和放大存储器单元的数据和多个数据锁存器。 多个读出放大器数据锁存单元之一是第一读出放大器数据锁存单元,并且多个读出放大器数据锁存单元中的另一个是第二读出放大器数据锁存单元,第一读出放大器数据锁存单元 以及第二读出放大器 - 数据锁存单元,其具有能够处理的不同数量的单元列。
    • 10. 发明申请
    • NONVOLATILE SEMICONDUCTOR MEMORY AND METHOD OF OPERATING THE SAME
    • 非易失性半导体存储器及其操作方法
    • US20110235431A1
    • 2011-09-29
    • US13051388
    • 2011-03-18
    • Teruo Takagiwa
    • Teruo Takagiwa
    • G11C16/10
    • G11C16/3436G11C11/5642
    • According to one embodiment, a nonvolatile semiconductor memory includes memory cells arranged in a memory cell array in the form of a matrix, the memory cell storing data having two or more levels associated with two or more threshold levels, respectively, a buffer circuit including latch circuits and sense amplifier circuits, each latch circuit and each sense amplifier being associated with each column in the memory cell array, and a control circuit configured to control operations of the memory cells and the buffer circuit, the control circuit executing data writing with respect to the memory cells and first verification using judgment information indicative of a result of the data writing in a write sequence with respect to data from the outside. The judgment information is assigned to two or more threshold levels, which are not adjacent to each other, in common.
    • 根据一个实施例,非易失性半导体存储器包括以矩阵形式布置在存储单元阵列中的存储单元,所述存储单元分别存储具有与两个或多个阈值电平相关联的两个或多个电平的数据,包括锁存器 电路和读出放大器电路,每个锁存电路和每个读出放大器与存储单元阵列中的每一列相关联;以及控制电路,被配置为控制存储单元和缓冲电路的操作,控制电路执行相对于 存储器单元和使用关于来自外部的数据的以写入序列表示数据写入的结果的判定信息的第一验证。 判断信息被分配给彼此不相邻的两个或更多个阈值级别。