会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • LOCOS fabrication processes and semiconductive material structures
    • LOCOS制造工艺和半导体材料结构
    • US06326672B1
    • 2001-12-04
    • US09560704
    • 2000-04-27
    • Siang Ping Kwok
    • Siang Ping Kwok
    • H01L2900
    • H01L21/76205
    • In one aspect, the invention encompasses a LOCOS process. A pad oxide layer is provided over a silicon-comprising substrate. A silicon nitride layer is provided over the pad oxide layer and patterned with the pad oxide layer to form masking blocks. The patterning exposes portions of the silicon-comprising substrate between the masking blocks. The masking blocks comprise sidewalls. Polysilicon is formed along the sidewalls of the masking blocks. Subsequently, the silicon-comprising substrate and polysilicon are oxidized to form field oxide regions proximate the masking blocks. In another aspect, the invention encompasses a semiconductive material structure. Such structure includes a semiconductive material substrate and at least one composite block over the semiconductive material substrate. The composite block comprises a layer of silicon dioxide and a layer of silicon nitride over the layer of silicon dioxide. The silicon nitride and silicon dioxide have coextensive opposing sidewalls. The structure also comprises polysilicon projections along the coextensive silicon nitride and second dioxide sidewalls.
    • 一方面,本发明包括LOCOS方法。 衬垫氧化物层设置在含硅衬底上。 在衬垫氧化物层上提供氮化硅层,并用衬垫氧化物层图案化以形成掩模块。 图案化使掩模块之间的含硅衬底的部分暴露。 掩模块包括侧壁。 多晶硅沿掩蔽块的侧壁形成。 随后,将含硅衬底和多晶硅氧化以形成靠近掩模块的场氧化物区域。 在另一方面,本发明包括半导体材料结构。 这种结构包括半导体材料衬底和半导体材料衬底上的至少一个复合块。 复合块包括二氧化硅层和二氧化硅层上的氮化硅层。 氮化硅和二氧化硅具有共同相反的侧壁。 该结构还包括沿共同的氮化硅和二氧化硅侧壁的多晶硅突起。
    • 4. 发明授权
    • Method of forming field oxide
    • 形成场氧化物的方法
    • US06306726B1
    • 2001-10-23
    • US09385698
    • 1999-08-30
    • Siang Ping Kwok
    • Siang Ping Kwok
    • H01L2176
    • H01L21/76205
    • In one aspect, the invention encompasses a LOCOS process. A pad oxide layer is provided over a silicon-comprising substrate. A silicon nitride layer is provided over the pad oxide layer and patterned with the pad oxide layer to form masking blocks. The patterning exposes portions of the silicon-comprising substrate between the masking blocks. The masking blocks comprise sidewalls. Polysilicon is formed along the sidewalls of the masking blocks. Subsequently, the silicon-comprising substrate and polysilicon are oxidized to form field oxide regions proximate the masking blocks. In another aspect, the invention encompasses a semiconductive material structure. Such structure includes a semiconductive material substrate and at least one composite block over the semiconductive material substrate. The composite block comprises a layer of silicon dioxide and a layer of silicon nitride over the layer of silicon dioxide. The silicon nitride and silicon dioxide have coextensive opposing sidewalls. The structure also comprises polysilicon projections along the coextensive silicon nitride and second dioxide sidewalls.
    • 一方面,本发明包括LOCOS方法。 衬垫氧化物层设置在含硅衬底上。 在衬垫氧化物层上提供氮化硅层,并用衬垫氧化物层图案化以形成掩模块。 图案化使掩模块之间的含硅衬底的部分暴露。 掩模块包括侧壁。 多晶硅沿掩蔽块的侧壁形成。 随后,将含硅衬底和多晶硅氧化以形成靠近掩模块的场氧化物区域。 在另一方面,本发明包括半导体材料结构。 这种结构包括半导体材料衬底和半导体材料衬底上的至少一个复合块。 复合块包括二氧化硅层和二氧化硅层上的氮化硅层。 氮化硅和二氧化硅具有共同相反的侧壁。 该结构还包括沿共同的氮化硅和二氧化硅侧壁的多晶硅突起。
    • 6. 发明授权
    • Capacitor constructions
    • 电容器结构
    • US06627938B2
    • 2003-09-30
    • US09729130
    • 2000-12-01
    • Siang Ping KwokWilliam F. Richardson
    • Siang Ping KwokWilliam F. Richardson
    • H01L27108
    • H01L28/87H01L27/10855H01L28/91
    • In one aspect, the invention encompasses a method of forming a capacitor. A mass is formed over an electrical node. An opening is formed within the mass. The opening has a lower portion proximate the node and an upper portion above the lower portion. The lower portion is wider than the upper portion. A first conductive layer is formed within the opening and along a periphery of the opening. After the first conductive layer is formed, a portion of the mass is removed from beside the upper portion of the opening while another portion of the mass is left beside the lower portion of the opening. A dielectric material is formed over the first conductive layer, and a second conductive layer is formed over the dielectric material. The second conductive layer is separated from the first conductive layer by the dielectric material. In another aspect, the invention encompasses a capacitor construction.
    • 一方面,本发明包括形成电容器的方法。 质量在电气节点上形成。 在质量体内形成一个开口。 开口具有靠近节点的下部和在下部上方的上部。 下部比上部宽。 第一导电层形成在开口内并且沿着开口的周边。 在形成第一导电层之后,将质量的一部分从开口的上部旁边除去,而质量的另一部分留在开口的下部。 在第一导电层上形成电介质材料,并且在电介质材料上形成第二导电层。 第二导电层通过电介质材料与第一导电层分离。 在另一方面,本发明包括电容器结构。
    • 10. 发明授权
    • Providing high precision resistance in an integrated circuit using a thin film resistor of controlled dimension
    • 使用受控尺寸的薄膜电阻在集成电路中提供高精度电阻
    • US07005361B2
    • 2006-02-28
    • US10875846
    • 2004-06-24
    • Siang Ping KwokEric W. BeachPhilipp Steinmann
    • Siang Ping KwokEric W. BeachPhilipp Steinmann
    • H01L21/4763
    • H01L27/0802H01L28/24
    • In one embodiment, an integrated circuit includes a thin film resistor, which includes a resistor material that has been deposited on a substrate surface within a channel defined by opposing first and second portions of a stencil structure formed on the substrate surface, the resistor material having an initial width determined by a width of the channel. The stencil structure has been adapted to receive a planarizing material that protects against reduction of the initial width of the resistor material during subsequent process steps for removing the stencil structure. A head mask overlays an end portion of the thin film resistor and a dielectric overlays the head mask, the dielectric defining a via formed in the dielectric above a portion of the head mask. A conductive material has been deposited in the via, coupled to the portion of the head mask and electrically connecting the thin film resistor to other components of the integrated circuit.
    • 在一个实施例中,集成电路包括薄膜电阻器,薄膜电阻器包括已经沉积在由形成在衬底表面上的模板结构的相对的第一和第二部分限定的沟道内的衬底表面上的电阻材料,电阻器材料具有 由通道的宽度确定的初始宽度。 模板结构已经适于接收平面化材料,其在随后的去除模版结构的工艺步骤期间防止电阻材料的初始宽度的减小。 头部掩模覆盖薄膜电阻器的端部,并且电介质覆盖头部掩模,所述电介质限定在头罩中的一部分上形成在电介质中的通孔。 导电材料已经沉积在通孔中,耦合到头罩的部分并将薄膜电阻器电连接到集成电路的其它部件。