会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 5. 发明授权
    • Integrated circuit device and electronic instrument
    • 集成电路器件和电子仪器
    • US07590015B2
    • 2009-09-15
    • US11889286
    • 2007-08-10
    • Satoru KodairaHiroshi Kiya
    • Satoru KodairaHiroshi Kiya
    • G11C7/00
    • G11C29/816G11C29/806G11C29/81G11C2029/0401
    • An integrated circuit device includes a data driver block, a memory block, an information storage block in which an address of a defective cell of the memory block is programmed and stored as a defective address, and a switch control circuit which performs control for switching access to the defective cell to access to a redundant cell. A row address of the defective cell having the row address and a column address is stored in the information storage block as the defective address. The switch control circuit performs control for switching access to the defective cell to access to the redundant cell by comparing a row address for display panel access with the defective address during the display panel access and comparing a row address for host access using the row address and a column address with the defective address during the host access.
    • 一种集成电路装置,包括数据驱动器块,存储器块,存储块的缺陷单元的地址被编程并存储为缺陷地址的信息存储块;以及执行用于切换存取的控制的开关控制电路 到有缺陷的单元以访问冗余单元。 具有行地址和列地址的缺陷单元的行地址作为缺陷地址存储在信息存储块中。 开关控制电路通过在显示面板访问期间比较用于显示面板访问的行地址和缺陷地址来进行对存储于冗余单元的访问的控制,并且使用行地址比较用于主机访问的行地址,以及 在主机访问期间具有缺陷地址的列地址。
    • 7. 发明授权
    • Integrated circuit device and electronic instrument
    • 集成电路器件和电子仪器
    • US07411804B2
    • 2008-08-12
    • US11270779
    • 2005-11-10
    • Takashi KumagaiHisanobu IshiyamaKazuhiro MaekawaSatoru ItoTakashi FujiseJunichi KarasawaSatoru Kodaira
    • Takashi KumagaiHisanobu IshiyamaKazuhiro MaekawaSatoru ItoTakashi FujiseJunichi KarasawaSatoru Kodaira
    • G11C5/06
    • G11C5/025G09G3/3688G09G2300/0426G09G2310/027
    • An integrated circuit device, including first to Nth circuit blocks CB1 to CBN disposed along a first direction D1, when the first direction D1 is a direction from a first side of the integrated circuit device toward a third side which is opposite to the first side, the first side being a short side, and when a second direction D2 is a direction from a second side of the integrated circuit device toward a fourth side which is opposite to the second side, the second side being a long side. The circuit blocks CB1 to CBN include at least one memory block MB which stores image data, and at least one data driver block DB which drives data lines; and the memory block MB includes a memory cell array, a row address decoder RD, and a sense amplifier block SAB. The row address decoder RD is disposed so that a longitudinal direction of the row address decoder RD coincides with the direction D1, and the sense amplifier block SAB is disposed so that a longitudinal direction of the sense amplifier block SAB coincides with the direction D2.
    • 一种集成电路装置,包括沿着第一方向D 1布置的第一至第N电路块CB 1至CBN,当第一方向D1是从集成电路装置的第一侧向与第三方向相反的第三侧的方向时 第一侧,第一侧为短边,当第二方向D 2为从集成电路器件的第二侧向与第二侧相反的第四侧的方向时,第二侧为长边。 电路块CB 1至CBN包括存储图像数据的至少一个存储器块MB和驱动数据线的至少一个数据驱动器块DB; 并且存储块MB包括存储单元阵列,行地址解码器RD和读出放大器块SAB。 行地址解码器RD被布置成使得行地址解码器RD的纵向与方向D1一致,并且读出放大器块SAB被布置成使得读出放大器块SAB的纵向方向与方向D 2重合 。