会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明申请
    • PRE-EMPHASIS CIRCUIT
    • 预先电路
    • US20090033426A1
    • 2009-02-05
    • US11830648
    • 2007-07-30
    • Jason Y. Miao
    • Jason Y. Miao
    • H03F3/04
    • H04B10/40
    • An amplifier stage or circuit for providing pre-emphasis. The circuit includes a first input node configured to receive a first data signal and a second input node configured to receive a second data. The circuit also includes an adjustable delay stage configured to at least partially produce a delay in the first and/or second data signals to thereby generate a first delayed signal and/or second delayed signal. The circuit additionally includes a pulse generation stage configured to generate a first pulse signal from the first delayed signal and the first data signal and/or produce a second pulse signal from the second delayed signal and the second data signal. The circuit further includes a first output node configured to output the first pulse signal and a second output node configured to output the second pulse signal.
    • 用于提供预加重的放大器级或电路。 电路包括被配置为接收第一数据信号的第一输入节点和被配置为接收第二数据的第二输入节点。 该电路还包括可调延迟级,其被配置为至少部分地产生第一和/或第二数据信号中的延迟,从而产生第一延迟信号和/或第二延迟信号。 电路还包括脉冲发生级,被配置为从第一延迟信号和第一数据信号产生第一脉冲信号和/或从第二延迟信号和第二数据信号产生第二脉冲信号。 电路还包括被配置为输出第一脉冲信号的第一输出节点和被配置为输出第二脉冲信号的第二输出节点。
    • 6. 发明申请
    • CROSS-POINT ADJUSTMENT CIRCUIT
    • 交叉点调整电路
    • US20080079484A1
    • 2008-04-03
    • US11736263
    • 2007-05-21
    • Jason Y. MiaoTimothy G. Moran
    • Jason Y. MiaoTimothy G. Moran
    • H04B1/10G11C5/14H02M7/28
    • H04B10/40
    • An amplifier stage or circuit for providing cross-point adjustment. The circuit may include a first input node configured to receive a first data signal and a second input node configured to receive a second data signal that is complementary of the first data signal. The circuit also includes a programmable first stage having a first node coupled to the first input node and a second node coupled to the second input node that is configured to adjust an amount of current provided to the first and second data signals to create a signal offset. The circuit further includes a second stage having a first node coupled to a third node of the programmable first stage and a second node coupled to a fourth node of the programmable first stage configured to provide the signal offset at a third and fourth node of the second stage to adjust the cross-point of the first and second signals.
    • 用于提供交叉点调整的放大器级或电路。 电路可以包括被配置为接收第一数据信号的第一输入节点和被配置为接收与第一数据信号互补的第二数据信号的第二输入节点。 电路还包括可编程第一级,其具有耦合到第一输入节点的第一节点和耦合到第二输入节点的第二节点,其被配置为调整提供给第一和第二数据信号的电流量,以产生信号偏移 。 电路还包括第二级,其具有耦合到可编程第一级的第三节点的第一节点和耦合到可编程第一级的第四节点的第二节点,其被配置为在第二节点的第三和第四节点处提供信号偏移 阶段来调整第一和第二信号的交叉点。
    • 8. 发明申请
    • DRIVER CIRCUIT
    • 驱动电路
    • US20140009138A1
    • 2014-01-09
    • US13544327
    • 2012-07-09
    • Jason Y. MIAOGeorgios KALOGERAKISThe'linh NGUYEN
    • Jason Y. MIAOGeorgios KALOGERAKISThe'linh NGUYEN
    • G05F3/02
    • H03K19/017509H03K19/017527
    • A circuit may include an input node configured to receive a signal and an output node configured to be coupled to a load. The circuit may also include a first circuit coupled between the input node and the output node. The first circuit may be configured to receive the signal and to drive the signal on the output node at a first voltage. The circuit may also include an active device coupled to the output node and a second circuit coupled to the active device and the input node. The second circuit may be configured to receive the signal and to drive the signal to the active device at a second voltage that is approximately equal to the first voltage.
    • 电路可以包括被配置为接收信号的输入节点和被配置为耦合到负载的输出节点。 电路还可以包括耦合在输入节点和输出节点之间的第一电路。 第一电路可以被配置为接收信号并以第一电压驱动输出节点上的信号。 电路还可以包括耦合到输出节点的有源器件和耦合到有源器件和输入节点的第二电路。 第二电路可以被配置为接收信号并且以大致等于第一电压的第二电压将信号驱动到有源器件。
    • 9. 发明授权
    • Pre-emphasis circuit
    • 预加重电路
    • US07860407B2
    • 2010-12-28
    • US11830648
    • 2007-07-30
    • Jason Y. Miao
    • Jason Y. Miao
    • H04B10/06H04B10/00
    • H04B10/40
    • An amplifier stage or circuit for providing pre-emphasis. The circuit includes a first input node configured to receive a first data signal and a second input node configured to receive a second data. The circuit also includes an adjustable delay stage configured to at least partially produce a delay in the first and/or second data signals to thereby generate a first delayed signal and/or second delayed signal. The circuit additionally includes a pulse generation stage configured to generate a first pulse signal from the first delayed signal and the first data signal and/or produce a second pulse signal from the second delayed signal and the second data signal. The circuit further includes a first output node configured to output the first pulse signal and a second output node configured to output the second pulse signal.
    • 用于提供预加重的放大器级或电路。 电路包括被配置为接收第一数据信号的第一输入节点和被配置为接收第二数据的第二输入节点。 该电路还包括可调延迟级,其被配置为至少部分地产生第一和/或第二数据信号中的延迟,从而产生第一延迟信号和/或第二延迟信号。 电路还包括脉冲发生级,被配置为从第一延迟信号和第一数据信号产生第一脉冲信号和/或从第二延迟信号和第二数据信号产生第二脉冲信号。 电路还包括被配置为输出第一脉冲信号的第一输出节点和被配置为输出第二脉冲信号的第二输出节点。
    • 10. 发明授权
    • EMI reduction stage in a post-amplifier
    • 后置放大器中的EMI降低级
    • US07459982B2
    • 2008-12-02
    • US11697175
    • 2007-04-05
    • Jason Y Miao
    • Jason Y Miao
    • H03F3/08
    • H04L25/085
    • An amplifier output stage for reducing Electromagnetic Interference (EMI) that includes an output node and an input node. A first transistor has a base terminal coupled to the input node and has a collector terminal coupled to the output node. A second transistor has a base terminal coupled to an emitter terminal of the first transistor and has a collector terminal coupled to the output node. A third transistor has a collector terminal coupled to the emitter terminal of the first transistor and the base of the second transistor and has an emitter terminal coupled to a current source and to an emitter terminal of the second transistor. A resistor has a first terminal coupled to a base terminal of the third transistor and has a second terminal coupled to the emitter terminal of the first transistor.
    • 放大器输出级,用于减少包括输出节点和输入节点的电磁干扰(EMI)。 第一晶体管具有耦合到输入节点的基极,并且具有耦合到输出节点的集电极端子。 第二晶体管具有耦合到第一晶体管的发射极端子的基极端子,并且具有耦合到输出节点的集电极端子。 第三晶体管具有耦合到第一晶体管的发射极端子和第二晶体管的基极的集电极端子,并且具有耦合到电流源和第二晶体管的发射极端子的发射极端子。 电阻器具有耦合到第三晶体管的基极端子的第一端子,并且具有耦合到第一晶体管的发射极端子的第二端子。