会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Flash memory system that uses an interleaving scheme for increasing data transfer performance between a memory device and a controller and a method therof
    • 闪存系统使用交织方案来增加存储设备和控制器之间的数据传输性能以及方法
    • US08667365B2
    • 2014-03-04
    • US12256784
    • 2008-10-23
    • Nam Phil JoDong Hyuk ChaeSung Chung ParkDong Gu Kang
    • Nam Phil JoDong Hyuk ChaeSung Chung ParkDong Gu Kang
    • G06F11/00
    • G11C7/1042G06F11/1068G06F13/4239
    • A memory system includes a plurality of memory devices, a controller configured to control the plurality of memory devices, and at least one channel connected between the plurality of memory devices and the controller. The at least one channel includes input/output data lines and control signal lines, which are connected with the plurality of memory devices, and chip enable signal lines respectively connected to each of the plurality of memory devices, wherein the chip enable signal lines enable the plurality of memory devices independently. The controller sends a read command or a program command to one of the plurality of memory devices, and while the one of the plurality of memory devices is performing an internal read operation in response to the read command, the controller reads data from another one of the plurality of memory devices, or while the one of the plurality of memory devices is performing an internal program operation in response to the program command, the controller programs data to another one of the plurality of memory devices.
    • 存储器系统包括多个存储器件,被配置为控制多个存储器件的控制器以及连接在多个存储器件与控制器之间的至少一个通道。 所述至少一个通道包括与所述多个存储器件连接的输入/输出数据线和控制信号线以及分别连接到所述多个存储器件中的每一个的芯片使能信号线,其中所述芯片使能信号线使得能够 多个存储设备独立。 控制器向多个存储器件之一发送读取命令或程序命令,并且当多个存储器件中的一个存储器件响应于读取命令执行内部读取操作时,控制器从另一个 多个存储器件,或者当多个存储器件中的一个存储器件响应于程序命令执行内部程序操作时,控制器将数据编程到多个存储器件中的另一个。
    • 2. 发明授权
    • Page-buffer and non-volatile semiconductor memory including page buffer
    • 页缓冲器和非易失性半导体存储器,包括页缓冲器
    • US08493785B2
    • 2013-07-23
    • US13465246
    • 2012-05-07
    • Sung-Soo LeeYoung-Ho LimHyun-Chul ChoDong-Hyuk Chae
    • Sung-Soo LeeYoung-Ho LimHyun-Chul ChoDong-Hyuk Chae
    • G11C11/34
    • G11C16/0483G11C16/26
    • A non-volatile memory device includes a memory cell array which includes a plurality of non-volatile memory cells, a plurality of word lines, and a plurality of bit lines. The memory device further includes an internal data output line for outputting data read from the bit lines of the memory array, and a page buffer operatively connected between a bit line of the memory cell array and the internal data output line. The page buffer includes a sense node which is selectively connected to the bit line, a latch circuit having a latch node which is selectively connected to the sense node, a latch input path which sets a logic voltage of the latch node in the programming mode and the read mode, and a latch output path which is separate from the latch input path.
    • 非易失性存储器件包括存储单元阵列,其包括多个非易失性存储器单元,多个字线和多个位线。 存储器件还包括用于输出从存储器阵列的位线读取的数据的内部数据输出线以及可操作地连接在存储单元阵列的位线和内部数据输出线之间的页缓冲器。 页面缓冲器包括选择性地连接到位线的感测节点,具有选择性地连接到感测节点的锁存节点的锁存电路,将锁存节点的逻辑电压设置为编程模式的锁存器输入路径,以及 读取模式和与锁存器输入路径分离的锁存器输出路径。
    • 3. 发明申请
    • NONVOLATILE SEMICONDUCTOR MEMORY DEVICE WITH ADVANCED MULTI-PAGE PROGRAM OPERATION
    • 具有高级多层次程序操作的非易失性半导体存储器件
    • US20130003455A1
    • 2013-01-03
    • US13561204
    • 2012-07-30
    • Dong-Hyuk CHAEYoung-Ho LIM
    • Dong-Hyuk CHAEYoung-Ho LIM
    • G11C16/10
    • G06F12/0246G06F2212/7203
    • A nonvolatile semiconductor memory device for an efficient program of multilevel data includes a memory cell array having a plurality of banks and a cache block corresponding to each of the plurality of banks. The cache block has a predetermined data storage capacity. A page buffer is included which corresponds to each of the plurality of banks. A programming circuit programs all of the plurality of banks except a last of said banks with page data. The page data is loaded through each page buffer and programmed into each cache block such that when page data for the last bank is loaded into the page buffer, the loaded page data and the page data programmed into the respective cache blocks are programmed into respective corresponding banks.
    • 用于多电平数据的高效程序的非易失性半导体存储器件包括具有多个存储体的存储单元阵列和与多个存储体中的每一个对应的高速缓存块。 高速缓存块具有预定的数据存储容量。 包括对应于多个存储体中的每一个的页面缓冲器。 编程电路使用页面数据对除了最后的所述存储体之外的所有多个存储体进行编程。 页面数据通过每个页面缓冲器加载并被编程到每个缓存块中,使得当最后一个存储体的页面数据被加载到页面缓冲器中时,加载的页面数据和编入各个缓存块中的页面数据被编程到相应的对应的 银行。
    • 6. 发明授权
    • Memory device and memory programming method
    • 存储器和存储器编程方法
    • US08059467B2
    • 2011-11-15
    • US12382351
    • 2009-03-13
    • Jae Hong KimKyoung Lae ChoYong June KimDong Hyuk Chae
    • Jae Hong KimKyoung Lae ChoYong June KimDong Hyuk Chae
    • G11C11/34G11C16/04
    • G11C16/10G11C11/5628G11C2211/5621
    • Memory devices and/or memory programming methods are provided. A memory device may include: a memory cell array including a plurality of memory cells; a programming unit configured to apply a plurality of pulses corresponding to a program voltage to a gate terminal of each of the plurality of memory cells, and to apply a program condition voltage to a bit line connected with a memory cell having a threshold voltage lower than a verification voltage from among the plurality of memory cells; and a control unit configured to increase the program voltage during a first time interval by a first increment for each pulse, and to increase the program voltage during a second time interval by a second increment for each pulse. Through this, it may be possible to reduce a width of a distribution of threshold voltages of a memory cell.
    • 提供存储器件和/或存储器编程方法。 存储器件可以包括:包括多个存储器单元的存储单元阵列; 编程单元,被配置为将与编程电压相对应的多个脉冲施加到所述多个存储单元中的每一个的栅极端子,并且将编程状态电压施加到与具有低于阈值电压的阈值电压的存储单元连接的位线 来自所述多个存储单元中的验证电压; 以及控制单元,被配置为在每个脉冲的第一时间间隔期间增加编程电压的第一增量,并且在第二时间间隔期间增加每个脉冲的第二增量的编程电压。 由此,可以减小存储单元的阈值电压分布的宽度。