会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 83. 发明申请
    • EPITAXIAL EXTENSION CMOS TRANSISTOR
    • 外延扩展CMOS晶体管
    • US20130032859A1
    • 2013-02-07
    • US13198152
    • 2011-08-04
    • Chengwen PeiGeng WangYanli Zhang
    • Chengwen PeiGeng WangYanli Zhang
    • H01L29/78H01L21/336
    • H01L29/6656H01L29/517H01L29/6653H01L29/66545H01L29/66628H01L29/66636
    • A pair of horizontal-step-including trenches are formed in a semiconductor layer by forming a pair of first trenches having a first depth around a gate structure on the semiconductor layer, forming a disposable spacer around the gate structure to cover proximal portions of the first trenches, and by forming a pair of second trenches to a second depth greater than the first depth. The disposable spacer is removed, and selective epitaxy is performed to form an integrated epitaxial source and source extension region and an integrated epitaxial drain and drain extension region. A replacement gate structure can be formed after deposition and planarization of a planarization dielectric layer and subsequent removal of the gate structure and laterally expand the gate cavity over expitaxial source and drain extension regions. Alternately, a contact-level dielectric layer can be deposited directly on the integrated epitaxial regions and contact via structures can be formed therein.
    • 通过在半导体层上形成围绕栅极结构的第一深度的一对第一沟槽,在半导体层中形成一对水平台阶包含的沟槽,在栅极结构周围形成一次性间隔物,以覆盖第一 并且通过形成大于第一深度的第二深度的一对第二沟槽。 去除一次性间隔物,并进行选择性外延以形成集成的外延源和源极延伸区域以及集成的外延漏极和漏极延伸区域。 可以在平坦化介电层的沉积和平坦化之后形成替代栅极结构,并且随后去除栅极结构并且在外延源极和漏极延伸区域上横向扩展栅极腔。 或者,可以将接触电介质层直接沉积在集成的外延区上,并且可以在其中形成接触通孔结构。
    • 84. 发明申请
    • SUPPRESSION OF DIFFUSION IN EPITAXIAL BURIED PLATE FOR DEEP TRENCHES
    • 抑制深海IN IN。ED。。。。。。。。。。。。。。。
    • US20120286392A1
    • 2012-11-15
    • US13106349
    • 2011-05-12
    • Chengwen PeiGeng Wang
    • Chengwen PeiGeng Wang
    • H01L29/02H01L21/02
    • H01L29/66181H01L21/2652H01L27/10829H01L27/10861H01L27/10897H01L29/945
    • Dopants of a first conductivity type are implanted into a top portion of a semiconductor substrate having a doping of the first conductivity type to increase the dopant concentration in the top portion, which is a first-conductivity-type semiconductor layer. A semiconductor material layer having a doping of the second conductivity type, a buried insulator layer, and a top semiconductor layer are formed thereupon. Deep trenches having a narrow width have a bottom surface within the second-conductivity-type semiconductor layer, which functions as a buried plate. Deep trenches having a wider width are etched into the first-conductivity-type layer underneath, and can be used to form an isolation structure. The additional dopants in the first-conductivity-type semiconductor layer provide a counterdoping against downward diffusion of dopants of the second conductivity type to enhance electrical isolation.
    • 将第一导电类型的掺杂剂注入到具有第一导电类型的掺杂的半导体衬底的顶部中,以增加作为第一导电型半导体层的顶部中的掺杂剂浓度。 在其上形成具有第二导电类型的掺杂的半导体材料层,掩埋绝缘体层和顶部半导体层。 具有窄宽度的深沟槽具有在第二导电型半导体层内的底表面,其用作掩埋板。 具有较宽宽度的深沟槽被蚀刻到下面的第一导电类型层中,并且可用于形成隔离结构。 第一导电型半导体层中的附加掺杂剂提供反向掺杂以抵抗第二导电类型的掺杂剂的向下扩散以增强电隔离。
    • 89. 发明申请
    • ENHANCED CAPACITANCE DEEP TRENCH CAPACITOR FOR EDRAM
    • EDRAM的增强电容深度电容器
    • US20110272702A1
    • 2011-11-10
    • US12775532
    • 2010-05-07
    • Oh-jung KwonJunedong LeeChengwen PeiGeng Wang
    • Oh-jung KwonJunedong LeeChengwen PeiGeng Wang
    • H01L27/108H01L21/8242
    • H01L28/82H01L27/10867H01L29/66181
    • A substrate including a stack of a handle substrate, an optional lower insulator layer, a doped polycrystalline semiconductor layer, an upper insulator layer, and a top semiconductor layer is provided. A deep trench is formed through the top semiconductor layer, the upper insulator layer, and the doped polycrystalline semiconductor layer. Exposed vertical surfaces of the polycrystalline semiconductor layer are crystallographically etched to form random facets in the deep trench, thereby increasing the total exposed surface area of the polycrystalline semiconductor layer in the deep trench. A node dielectric and at least one conductive material are deposited to fill the trench and to form a buried strap portion, which constitute a capacitor of an eDRAM. Access transistors and other logic devices can be formed.
    • 提供了包括手柄衬底,可选的下绝缘体层,掺杂多晶半导体层,上绝缘体层和顶部半导体层的衬底的衬底。 通过顶部半导体层,上部绝缘体层和掺杂多晶半导体层形成深沟槽。 多晶半导体层的暴露的垂直表面被晶体学蚀刻以在深沟槽中形成随机刻面,从而增加深沟槽中的多晶半导体层的总暴露表面积。 沉积节点电介质和至少一种导电材料以填充沟槽并形成构成eDRAM的电容器的掩埋带部分。 可以形成存取晶体管和其它逻辑器件。