会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 71. 发明授权
    • DRAM arrays
    • DRAM阵列
    • US07288806B2
    • 2007-10-30
    • US11111605
    • 2005-04-21
    • Luan C. TranFred D. Fishburn
    • Luan C. TranFred D. Fishburn
    • H01L27/108H01L29/76H01L29/94H01L31/119
    • H01L27/10888H01L27/1052H01L27/10814H01L27/10855H01L27/10885H01L27/10894H01L27/10897H01L27/115H01L27/11521H01L27/11531H01L27/24Y10S257/906Y10S257/908
    • The invention includes memory arrays, and methods which can be utilized for forming memory arrays. A patterned etch stop can be used during memory array fabrication, with the etch stop covering storage node contact locations while leaving openings to bitline contact locations. An insulative material can be formed over the etch stop and over the bitline contact locations, and trenches can be formed through the insulative material. Conductive material can be provided within the trenches to form bitline interconnect lines which are in electrical contact with the bitline contact locations, and which are electrically isolated from the storage node contact locations by the etch stop. In subsequent processing, openings can be formed through the etch stop to the storage node contact locations. Memory storage devices can then be formed within the openings and in electrical contact with the storage node contact locations.
    • 本发明包括可用于形成存储器阵列的存储器阵列和方法。 在存储器阵列制造期间可以使用图案化蚀刻停止件,其中蚀刻停止覆盖存储节点接触位置,同时将开口留在位线接触位置。 可以在蚀刻停止点上方和位线接触位置上形成绝缘材料,并且可以通过绝缘材料形成沟槽。 可以在沟槽内提供导电材料以形成与位线接触位置电接触的位线互连线,并且通过蚀刻停止件与存储节点接触位置电隔离。 在随后的处理中,可以通过蚀刻停止件向存储节点接触位置形成开口。 然后可以在开口内形成存储器存储装置,并与存储节点接触位置电接触。
    • 72. 发明授权
    • Band-engineered multi-gated non-volatile memory device with enhanced attributes
    • 带改进的多门控非易失性存储器件具有增强的属性
    • US07279740B2
    • 2007-10-09
    • US11127618
    • 2005-05-12
    • Arup BhattacharyyaKirk D. PrallLuan C. Tran
    • Arup BhattacharyyaKirk D. PrallLuan C. Tran
    • H01L29/792
    • H01L29/792G11C16/0433G11C16/0466G11C16/0475G11C16/0483H01L27/115H01L29/513
    • Non-volatile memory devices and arrays are described that facilitate the use of band-gap engineered gate stacks with asymmetric tunnel barriers in floating gate memory cells in NOR or NAND memory architectures that allow for direct tunneling programming and erase with electrons and holes, while maintaining high charge blocking barriers and deep carrier trapping sites for good charge retention. The direct tunneling program and erase capability reduces damage to the gate stack and the crystal lattice from high energy carriers, reducing write fatigue and leakage issues and enhancing device lifespan. Memory cells of the present invention also allow multiple bit storage in a single memory cell, and allow for programming and erase with reduced voltages. A positive voltage erase process via hole tunneling is also provided.
    • 描述了非易失性存储器件和阵列,其有助于在NOR或NAND存储器架构中的浮动栅极存储器单元中使用具有非对称隧道势垒的带隙工程化栅极堆叠,这允许直接隧道编程和用电子和空穴擦除,同时保持 高电荷阻挡屏障和深载体捕获位点,具有良好的电荷保留性。 直接隧道编程和擦除功能可以减少高能量载体对栅极堆叠和晶格的损害,减少写入疲劳和泄漏问题,并增强器件寿命。 本发明的存储器单元还允许在单个存储器单元中进行多位存储,并允许以降低的电压进行编程和擦除。 还提供了正电压擦除处理通孔隧穿。
    • 73. 发明授权
    • Method to construct a self aligned recess gate for DRAM access devices
    • 构建用于DRAM存取装置的自对准凹槽的方法
    • US07221020B2
    • 2007-05-22
    • US11000003
    • 2004-12-01
    • Luan C. Tran
    • Luan C. Tran
    • H01L29/94
    • H01L27/10876H01L27/10808H01L27/10811H01L27/10891H01L29/42376H01L29/66621H01L29/7834H01L29/7835
    • Self-aligned recessed gate structures and method of formation are disclosed. Field oxide area for isolation are first formed in a semiconductor substrate. A plurality of columns are defined in an insulating layer formed over the semiconductor substrate subsequent to which a thin sacrificial oxide layer is formed over exposed regions of the semiconductor substrate but not over the field oxide areas. A dielectric material is then provided on sidewalls of each column and over portions of the sacrificial oxide layer and of the field oxide areas. A first etch is conducted to form a first set of trenches within the semiconductor substrate and a plurality of recesses within the field oxide areas. A second etch is conducted to remove dielectric residue remaining on the sidewalls of the columns and to form a second set of trenches. Polysilicon is then deposited within the second set of trenches and within the recesses to form recessed conductive gates.
    • 公开了自对准凹陷门结构和形成方法。 首先在半导体衬底中形成用于隔离的场氧化物区域。 多个列限定在形成在半导体衬底上的绝缘层中,接着在半导体衬底的暴露区域上形成薄的牺牲氧化物层,但不在场氧化物区域上。 然后在每列的侧壁和牺牲氧化物层和场氧化物区域的部分上方提供电介质材料。 进行第一蚀刻以在半导体衬底内形成第一组沟槽和在场氧化物区域内形成多个凹陷。 进行第二蚀刻以去除残留在柱的侧壁上的电介质残余物并形成第二组沟槽。 然后将多晶硅沉积在第二组沟槽内并在凹槽内形成凹陷的导电栅极。
    • 74. 发明授权
    • Semiconductor constructions
    • 半导体结构
    • US06977421B2
    • 2005-12-20
    • US10371689
    • 2003-02-20
    • Mark McQueenLuan C. TranChandra Mouli
    • Mark McQueenLuan C. TranChandra Mouli
    • H01L21/28H01L21/8242H01L27/105H01L29/80
    • H01L27/10873H01L21/28123H01L27/105H01L27/10882H01L27/10894
    • The invention includes a DRAM array having a structure therein which includes a first material separated from a second material by an intervening insulative material. The first material is doped to at least 1×1017 atoms/cm3 with n-type and p-type dopant. The invention also includes a semiconductor construction in which a doped material is over a segment of a substrate. The doped material has a first type majority dopant therein, and is electrically connected with an electrical ground. A pair of conductively-doped diffusion regions are adjacent the segment, and spaced from one another by at least a portion of the segment. The conductively-doped diffusion regions have a second type majority dopant therein. The invention also encompasses methods of forming semiconductor constructions.
    • 本发明包括其中具有结构的DRAM阵列,其包括通过中间绝缘材料与第二材料分离的第一材料。 第一种材料被掺杂至至少1×10 17个原子/ cm 3与n型和p型掺杂剂。 本发明还包括半导体结构,其中掺杂材料在衬底的一段上方。 掺杂材料在其中具有第一类型多数掺杂剂,并且与电接地电连接。 一对导电掺杂的扩散区域与该段相邻,并且通过该段的至少一部分彼此间隔开。 导电掺杂扩散区域中具有第二类型多数掺杂剂。 本发明还包括形成半导体结构的方法。
    • 76. 发明授权
    • Method of forming memory cells and a method of isolating a single row of memory cells
    • 形成存储单元的方法和隔离单行存储单元的方法
    • US06825077B2
    • 2004-11-30
    • US10713647
    • 2003-11-13
    • Luan C. Tran
    • Luan C. Tran
    • H01L218242
    • H01L27/10873H01L27/0214H01L27/10894Y10S257/906Y10S438/981
    • The present invention includes a 6F2 DRAM array formed on a semiconductor substrate. The memory array includes a first memory cell. The first memory cell includes a first access transistor and a first data storage capacitor. A first load electrode of the first access transistor is coupled to the first data storage capacitor via a first storage node formed on the substrate. The memory array also includes a second memory cell. The second memory cell includes a second access transistor and a second data storage capacitor. A first load electrode of the second access transistor is coupled to the second data storage capacitor via a second storage node formed on the substrate. The first and second access transistors have a gate dielectric having a first thickness. The memory array further includes an isolation gate formed between the first and second storage nodes and configured to provide electrical isolation therebetween. The isolation gate has a gate dielectric having a second thickness that is greater than the first thickness. The isolation gate dielectric may extend above or below a surface of the substrate.
    • 本发明包括形成在半导体衬底上的6F 2 DRAM阵列。 存储器阵列包括第一存储单元。 第一存储单元包括第一存取晶体管和第一数据存储电容器。 第一存取晶体管的第一负载电极经由形成在衬底上的第一存储节点耦合到第一数据存储电容器。 存储器阵列还包括第二存储器单元。 第二存储单元包括第二存取晶体管和第二数据存储电容器。 第二存取晶体管的第一负载电极经由形成在基板上的第二存储节点耦合到第二数据存储电容器。 第一和第二存取晶体管具有具有第一厚度的栅极电介质。 存储器阵列还包括形成在第一和第二存储节点之间并被配置为在它们之间提供电隔离的隔离栅极。 隔离栅极具有第二厚度大于第一厚度的栅极电介质。 隔离栅极电介质可以在衬底的表面上方或下方延伸。
    • 78. 发明授权
    • Semiconductor constructions, and methods of forming semiconductor constructions
    • 半导体结构以及形成半导体结构的方法
    • US06780728B2
    • 2004-08-24
    • US10177056
    • 2002-06-21
    • Luan C. Tran
    • Luan C. Tran
    • H01L2176
    • H01L21/76224H01L21/763
    • The invention includes a semiconductor construction. The construction includes a semiconductive material having a surface and an opening extending through the surface. An electrically insulative liner is along a periphery of the opening. A mass comprising one or more of silicon, germanium, metal, metal silicide and dopant is within a bottom portion of the opening, and only partially fills the opening. The mass has a top surface. An electrically insulative material is within the opening and over the top surface of the mass. The top surface of the mass is at least about 200 Angstroms beneath the surface of the semiconductive material. The invention also includes methods of forming semiconductor constructions.
    • 本发明包括半导体结构。 该结构包括具有延伸穿过该表面的表面和开口的半导体材料。 电绝缘衬垫沿着开口的周边。 包括硅,锗,金属,金属硅化物和掺杂剂中的一种或多种的物质在开口的底部内,并且仅部分填充开口。 质量有顶面。 电绝缘材料位于该开口内部和该顶部表面之上。 该物体的顶表面在半导体材料表面下方至少约200埃。 本发明还包括形成半导体结构的方法。