会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 21. 发明授权
    • Deep trench capacitor
    • 深沟槽电容器
    • US09048339B2
    • 2015-06-02
    • US13606448
    • 2012-09-07
    • Kangguo ChengJoseph ErvinChengwen PeiRavi M. TodiGeng Wang
    • Kangguo ChengJoseph ErvinChengwen PeiRavi M. TodiGeng Wang
    • H01L21/84H01L29/66H01L27/108H01L27/12
    • H01L28/60H01L21/84H01L27/10829H01L27/1087H01L27/1203H01L29/66181
    • A method of forming a deep trench capacitor in a semiconductor-on-insulator substrate is provided. The method may include providing a pad layer positioned above a bulk substrate, etching a deep trench into the pad layer and the bulk substrate extending from a top surface of the pad layer down to a location within the bulk substrate, and doping a portion of the bulk substrate to form a buried plate. The method further including depositing a node dielectric, an inner electrode, and a dielectric cap substantially filling the deep trench, the node dielectric being located between the buried plate and the inner electrode, the dielectric cap being located at a top of the deep trench, removing the pad layer, growing an insulator layer on top of the bulk substrate, and growing a semiconductor-on-insulator layer on top of the insulator layer.
    • 提供了在绝缘体上半导体衬底中形成深沟槽电容器的方法。 该方法可以包括提供定位在大块衬底之上的衬垫层,将深沟槽蚀刻到衬垫层中,以及从衬垫层的顶表面延伸到体衬底内的位置的本体衬底,以及掺杂 散装衬底形成掩埋板。 该方法还包括沉积基本上填充深沟槽的节点电介质,内部电极和电介质帽,节点电介质位于掩埋板和内部电极之间,电介质帽位于深沟槽的顶部, 去除衬垫层,在本体衬底的顶部上生长绝缘体层,以及在绝缘体层的顶部上生长绝缘体上半导体层。
    • 24. 发明申请
    • Recessed Single Crystalline Source and Drain For Semiconductor-On-Insulator Devices
    • 嵌入式半导体绝缘体器件的单晶硅和漏极
    • US20130105898A1
    • 2013-05-02
    • US13285162
    • 2011-10-31
    • Geng WangKangguo ChengJoseph ErvinChengwen PeiRavi M. Todi
    • Geng WangKangguo ChengJoseph ErvinChengwen PeiRavi M. Todi
    • H01L29/78H01L21/336
    • H01L29/66477H01L21/84H01L27/1203
    • After formation of a gate stack, regions in which a source and a drain are to be formed are recessed through the top semiconductor layer and into an upper portion of a buried single crystalline rare earth oxide layer of a semiconductor-on-insulator (SOI) substrate so that a source trench and drain trench are formed. An embedded single crystalline semiconductor portion epitaxially aligned to the buried single crystalline rare earth oxide layer is formed in each of the source trench and the drain trench to form a recessed source and a recessed drain, respectively. Protrusion of the recessed source and recessed drain above the bottom surface of a gate dielectric can be minimized to reduce parasitic capacitive coupling with a gate electrode, while providing low source resistance and drain resistance through the increased thickness of the recessed source and recessed drain relative to the thickness of the top semiconductor layer.
    • 在形成栅极叠层之后,要形成源极和漏极的区域通过顶部半导体层凹陷,并进入绝缘体上半导体(SOI)的掩埋的单晶稀土氧化物层的上部, 衬底,从而形成源极沟槽和漏极沟槽。 在源极沟槽和漏极沟槽的每一个中分别形成外延对齐于埋入的单晶稀土氧化物层的嵌入式单晶半导体部分,以分别形成凹陷源和凹陷漏极。 可以将栅极电介质的底表面之上的凹陷源和凹陷漏极的突起最小化,以减少与栅极电极的寄生电容耦合,同时通过凹陷源和凹陷漏极的增加的厚度提供低的源极电阻和漏极电阻,相对于 顶部半导体层的厚度。
    • 26. 发明授权
    • Multilayer MIM capacitor
    • 多层MIM电容
    • US08962423B2
    • 2015-02-24
    • US13352655
    • 2012-01-18
    • Kangguo ChengJoseph ErvinChengwen PeiRavi M. TodiGeng Wang
    • Kangguo ChengJoseph ErvinChengwen PeiRavi M. TodiGeng Wang
    • H01L21/8242
    • H01L28/40H01L21/32134H01L28/86H01L28/90H01L28/91
    • An improved semiconductor capacitor and method of fabrication is disclosed. A MIM stack, comprising alternating first-type and second-type metal layers (each separated by dielectric) is formed in a deep cavity. The entire stack can be planarized, and then patterned to expose a first area, and selectively etched to recess all first metal layers within the first area. A second selective etch is performed to recess all second metal layers within a second area. The etched recesses can be backfilled with dielectric. Separate electrodes can be formed; a first electrode formed in said first area and contacting all of said second-type metal layers and none of said first-type metal layers, and a second electrode formed in said second area and contacting all of said first-type metal layers and none of said second-type metal layers.
    • 公开了一种改进的半导体电容器和制造方法。 在深空腔中形成MIM叠层,其包括交替的第一和第二类型的金属层(各自被电介质隔开)。 整个堆叠可以被平坦化,然后被图案化以暴露第一区域,并且被选择性地蚀刻以在第一区域内凹陷所有第一金属层。 执行第二选择性蚀刻以在第二区域内凹陷所有第二金属层。 蚀刻的凹槽可以用电介质回填。 可以形成单独的电极; 第一电极,形成在所述第一区域中,并且与所有所述第二类型金属层和所述第一类型金属层接触,并且形成在所述第二区域中并与所有第一类金属层接触的第二电极, 所述第二类金属层。