会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 151. 发明授权
    • Automatic document feeder for image forming apparatus
    • 用于成像设备的自动送纸器
    • US07261289B2
    • 2007-08-28
    • US10970652
    • 2004-10-22
    • Seung-Jae LeeSang-Jin Bae
    • Seung-Jae LeeSang-Jin Bae
    • B65H5/00
    • G03G15/602G03G2215/00189
    • An automatic document feeder for an image forming apparatus comprising a separation roller for separately carrying a plurality of paper sheets picked by a pickup roller, a feeding roller for carrying the paper sheets, a discharge roller for discharging the scanned paper sheets, and a transmission unit for transmitting a driving force from a driving motor. The transmission unit comprises an internal roller installed on the same axis as the feeding roller, the internal roller having an internal gear, a swing arm rotatably attached to a bracket, the bracket being inserted into the internal roller, and a swing gear rotatably installed on one side of the swing arm, the swing gear being engaged with the internal gear for rotating the internal roller.
    • 一种用于图像形成装置的自动送稿器,包括分离辊,用于分别承载由拾取辊拾取的多个纸张,用于承载纸张的进给辊,用于排出扫描纸张的排出辊以及传送单元 用于从驱动电机传递驱动力。 传动单元包括安装在与进给辊相同的轴线上的内部辊,内部辊具有内部齿轮,可旋转地附接到支架的摆臂,插入内部辊的支架和可旋转地安装在 摆臂的一侧,摆动齿轮与内齿轮啮合,用于旋转内辊。
    • 153. 发明授权
    • Multi-level high voltage generator
    • 多级高压发生器
    • US07176747B2
    • 2007-02-13
    • US10940808
    • 2004-08-24
    • Seung-Jae LeeDae-Seok Byeon
    • Seung-Jae LeeDae-Seok Byeon
    • G05F1/10
    • G11C16/30G11C5/145H02M3/07H02M2001/009H03H11/245
    • A multi-level high voltage generator according to embodiments of the invention is capable of simultaneously generating high voltages of various levels by using one charge pump. The multi-level high voltage generator includes a charge pump unit, a voltage divider unit, and a pump control unit. The charge pump unit raises an input voltage applied at an input terminal to simultaneously output a number of high voltages having different levels. The voltage divider unit divides the voltages from the charge pump unit. The pump control unit operates according to an enable signal and generates pump control signals in response to a reference voltage, a control clock signal, and a divided voltage from the voltage divider unit. The charge pump unit generates the high voltages and is controlled by the pump control signals from the pump control unit.
    • 根据本发明的实施例的多电平高压发生器能够通过使用一个电荷泵同时产生各种电平的高电压。 多电平高压发生器包括电荷泵单元,分压器单元和泵控制单元。 电荷泵单元提高施加在输入端子处的输入电压,以同时输出具有不同电平的多个高电压。 分压器单元分离电荷泵单元的电压。 泵控制单元根据使能信号进行工作,响应于参考电压,控制时钟信号和来自分压器单元的分压产生泵控制信号。 电荷泵单元产生高电压并由来自泵控制单元的泵控制信号控制。
    • 156. 发明申请
    • Automatic document feeder for image forming apparatus
    • 用于成像设备的自动送纸器
    • US20050110205A1
    • 2005-05-26
    • US10970652
    • 2004-10-22
    • Seung-Jae LeeSang-Jin Bae
    • Seung-Jae LeeSang-Jin Bae
    • B65H5/00B65H5/22G03G15/00H04N1/00H04N1/31
    • G03G15/602G03G2215/00189
    • An automatic document feeder for an image forming apparatus comprising a separation roller for separately carrying a plurality of paper sheets picked by a pickup roller, a feeding roller for carrying the paper sheets, a discharge roller for discharging the scanned paper sheets, and a transmission unit for transmitting a driving force from a driving motor. The transmission unit comprises an internal roller installed on the same axis as the feeding roller, the internal roller having an internal gear, a swing arm rotatably attached to a bracket, the bracket being inserted into the internal roller, and a swing gear rotatably installed on one side of the swing arm, the swing gear being engaged with the internal gear for rotating the internal roller.
    • 一种用于图像形成装置的自动送稿器,包括分离辊,用于分别承载由拾取辊拾取的多个纸张,用于承载纸张的进给辊,用于排出扫描纸张的排出辊以及传送单元 用于从驱动电机传递驱动力。 传动单元包括安装在与进给辊相同的轴线上的内部辊,内部辊具有内部齿轮,可旋转地附接到支架的摆臂,插入内部辊的支架和可旋转地安装在 摆臂的一侧,摆动齿轮与内齿轮啮合,用于旋转内辊。
    • 158. 发明授权
    • Semiconductor memory device having memory cell arrays capable of accomplishing random access
    • 具有能够完成随机存取的存储单元阵列的半导体存储器件
    • US06678191B2
    • 2004-01-13
    • US10165838
    • 2002-06-06
    • Seung-Jae LeeYoung-Ho Lim
    • Seung-Jae LeeYoung-Ho Lim
    • G11C1604
    • G11C7/106G11C7/1048G11C7/1051G11C7/1069G11C7/18G11C11/005G11C16/0433G11C16/0483G11C16/26G11C2207/002
    • Disclosed is a nonvolatile semiconductor memory device having a memory cell array by which random access can be performed. The memory cell array structure of the nonvolatile semiconductor memory device having a main memory cell array formed of a plurality of NAND cell strings includes a sub memory cell array having a plurality of NAND cell strings that is provided therein with memory cell transistors. The number of the memory cell transistors in the sub memory cell array is less than that of the memory cell transistors in the NAND cell strings of the main memory cell arrays. The sub memory cell array is operationally connected to main bit lines of the main memory cell array during program and erase operations and is electrically disconnected with the main bit lines during read operation, thereby having a separate read path that is independent from the read path of the main memory cell array.
    • 公开了一种具有可以进行随机存取的存储单元阵列的非易失性半导体存储器件。 具有由多个NAND单元串构成的主存储单元阵列的非易失性半导体存储器件的存储单元阵列结构包括具有在其中设置有存储单元晶体管的多个NAND单元串的副存储单元阵列。 子存储单元阵列中的存储单元晶体管的数量小于主存储单元阵列的NAND单元串中的存储单元晶体管的数量。 子存储单元阵列在编程和擦除操作期间可操作地连接到主存储单元阵列的主位线,并且在读取操作期间与主位线电连接,从而具有独立于读取路径的读取路径 主存储单元阵列。
    • 159. 发明授权
    • Method for making shallow trench isolation in semiconductor fabrication
    • 在半导体制造中制作浅沟槽隔离的方法
    • US06448149B1
    • 2002-09-10
    • US09608030
    • 2000-06-30
    • Seung-Jae LeeSoo-Seun LeeHoon Lim
    • Seung-Jae LeeSoo-Seun LeeHoon Lim
    • H01L2176
    • H01L21/76229
    • A method for making the Shallow Trench Isolation (STI) of a semiconductor device. An active mask layer is formed on a semiconductor substrate. Then the active mask layer and semiconductor substrate are etched to form a plurality of trenches. Next, an oxide layer is deposited by High Density Plasma Chemical Vapor Deposition (HDP-CVD) over the active mask layer so as to fill the trenches to a thickness greater than the depth of the trenches and less than the sum of the depth and the thickness of the active mask layer. A capping oxide layer is formed over the HDP-CVD oxide layer by means of plasma source of Tetra-Ethyl-Ortho-Silicate (TEOS). Subsequently, the capping oxide layer and HDP-CVD oxide layer are polished so as to expose the active mask layer. Thus, the Idoff characteristics of the transistor and thus the refresh characteristics of DRAM can be improved. Further, in another embodiment of the present invention, the HDP-CVD oxide layer partially fills the trenches, reducing the aspect ratio of the trenches. As a result, subsequent ozone-TEOS USG layer can completely fill the trenches without the formation of voids.
    • 制造半导体器件的浅沟槽隔离(STI)的方法。 在半导体衬底上形成有源掩模层。 然后蚀刻有源掩模层和半导体衬底以形成多个沟槽。 接下来,在有源掩模层上通过高密度等离子体化学气相沉积(HDP-CVD)沉积氧化物层,以便将沟槽填充到大于沟槽深度的厚度,并且小于深度和 活性掩模层的厚度。 通过四乙基 - 正硅酸盐(TEOS)的等离子体源在HDP-CVD氧化物层上形成覆盖氧化物层。 随后,对封盖氧化物层和HDP-CVD氧化物层进行抛光,以露出活性掩模层。 因此,可以提高晶体管的Idoff特性和DRAM的刷新特性。 此外,在本发明的另一个实施例中,HDP-CVD氧化物层部分地填充沟槽,减小了沟槽的纵横比。 结果,随后的臭氧TEOS USG层可以完全填充沟槽而不形成空隙。
    • 160. 发明授权
    • Semiconductor integrated circuit device and method of manufacturing the same
    • 半导体集成电路器件及其制造方法
    • US06372555B1
    • 2002-04-16
    • US09399926
    • 1999-09-21
    • Seung-Jae LeeTae-Wook SeoSun-Hoo Park
    • Seung-Jae LeeTae-Wook SeoSun-Hoo Park
    • H01L2182
    • H01L23/5258H01L2924/0002H01L2924/00
    • A novel fuse structure for a semiconductor integrated circuit device and the method of manufacturing the semiconductor integrated circuit device is disclosed. The fuse structure is comprised of a first interconnection metal layer formed on a semiconductor substrate; an inter-metal dielectric layer formed on the first interconnection metal layer having a via exposing the first interconnection metal layer; a via plug filling up the via; a metal layer for a fuse and a second interconnection metal layer consecutively deposited on the via plug and the inter-metal dielectric layer; and an opening area exposing the metal layer for a fuse is positioned more than twice the thickness of the second interconnection metal layer from the via. With the present invention, a contact failure which can result from a damage to via plug in a subsequent stripping step can be prevented. Also, a passivation layer formed after opening the fuse area prevents a short-circuit between adjacent fuses in a subsequent laser repairing process.
    • 公开了一种用于半导体集成电路器件的新型熔丝结构和半导体集成电路器件的制造方法。 熔丝结构由形成在半导体衬底上的第一互连金属层构成; 在所述第一互连金属层上形成的金属间介电层,其具有暴露所述第一互连金属层的通孔; 通孔插入通孔; 用于保险丝的金属层和连续地沉积在通孔插塞和金属间介电层上的第二互连金属层; 并且露出用于保险丝的金属层的开口面积比第二互连金属层从通孔的厚度的两倍以上。 利用本发明,可以防止在随后的剥离步骤中由通孔堵塞造成的接触故障。 此外,在打开保险丝区域之后形成的钝化层在随后的激光修复过程中防止相邻熔丝之间的短路。