会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 111. 发明授权
    • Apparatus and method for enhanced transient blocking
    • 用于增强瞬态阻塞的装置和方法
    • US07342433B2
    • 2008-03-11
    • US11270062
    • 2005-11-08
    • Richard A. HarrisFrancois Hebert
    • Richard A. HarrisFrancois Hebert
    • H03K17/687
    • H01L27/0266H02H5/042H02H5/044H02H9/025H02H9/046
    • An apparatus and method for enhanced transient blocking employing a transient blocking unit (TBU) that uses at least one depletion mode n-channel device interconnected with at least one depletion mode p-channel device. The interconnection is performed such that a transient alters a bias voltage Vp of the p-channel device and a bias voltage Vn of the n-channel device such that the p- and n-channel devices mutually switch off to block the transient. The apparatus has an enhancer circuit for applying an enhancement bias to a gate terminal of at least one of the depletion mode n-channel devices of the TBU to reduce a total resistance Rtot of the apparatus. Alternatively, the apparatus has an enhancement mode NMOS transistor and a TBU connected thereto to help provide an enhancement bias to a gate terminal of the enhancement mode NMOS.
    • 一种用于增强瞬态阻塞的装置和方法,其采用使用与至少一个耗尽型p沟道器件互连的至少一个耗尽型n沟道器件的瞬态阻塞单元(TBU)。 执行互连,使得瞬态改变p沟道器件的偏置电压V P和N沟道器件的偏置电压V N n N,使得p - 和n通道设备相互关闭以阻止瞬态。 该装置具有增强器电路,用于向TBU中的至少一个耗尽型n沟道器件的栅极端子施加增强偏置,以减小器件的总电阻R tht。 或者,该装置具有增强型NMOS晶体管和与其连接的TBU,以帮助向增强型NMOS的栅极端提供增强偏置。
    • 112. 发明申请
    • Bottom source LDMOSFET structure and method
    • 底源LDMOSFET结构和方法
    • US20080023785A1
    • 2008-01-31
    • US11495803
    • 2006-07-28
    • Francois Hebert
    • Francois Hebert
    • H01L23/58H01L21/336
    • H01L29/4175H01L21/26513H01L29/402H01L29/41766H01L29/41775H01L29/42368H01L29/456H01L29/4933H01L29/4941H01L29/66659H01L29/7835H01L2924/0002H01L2924/13091H01L2924/00
    • This invention discloses bottom-source lateral diffusion MOS (BS-LDMOS) device. The device has a source region disposed laterally opposite a drain region near a top surface of a semiconductor substrate supporting a gate thereon between the source region and a drain region. The BS-LDMOS device further has a combined sinker-channel region disposed at a depth in the semiconductor substrate entirely below a body region disposed adjacent to the source region near the top surface wherein the combined sinker-channel region functioning as a buried source-body contact for electrically connecting the body region and the source region to a bottom of the substrate functioning as a source electrode. A drift region is disposed near the top surface under the gate and at a distance away from the source region and extending to and encompassing the drain region. The combined sinker-channel region extending below the drift region and the combined sinker-channel region that has a dopant-conductivity opposite to and compensating the drift region for reducing the source-drain capacitance.
    • 本发明公开了底源横向扩散MOS(BS-LDMOS)器件。 器件具有在半导体衬底的顶表面附近的漏区附近设置的源极区域,该半导体衬底在源极区域和漏极区域之间支撑栅极。 BS-LDMOS器件还具有一个组合的沉陷通道区域,该半导体衬底的深度完全位于靠近顶表面的源极区域附近设置的体区域之下,其中组合沉降通道区域用作掩埋源体 用于将主体区域和源区域电连接到用作源电极的衬底的底部。 漂移区域设置在栅极下方的顶表面附近并且远离源极区域并且延伸到并包围漏极区域。 在漂移区域下方延伸的组合沉降通道区域和具有与掺杂剂 - 导电性相反并补偿漂移区域以减少源极 - 漏极电容的组合沉降沟道区域。
    • 113. 发明申请
    • Terminations for semiconductor devices with floating vertical series capacitive structures
    • 具有浮动垂直串联电容结构的半导体器件的端接
    • US20070012983A1
    • 2007-01-18
    • US11487142
    • 2006-07-14
    • Robert YangRichard BlanchardFrancois Hebert
    • Robert YangRichard BlanchardFrancois Hebert
    • H01L29/94
    • H01L29/7803H01L29/404H01L29/405H01L29/407H01L29/4236H01L29/7802H01L29/7811H01L29/7813
    • This invention relates to achieving high breakdown voltage and low on-resistance in semiconductor devices that have top, intermediate and bottom regions with a controllable current path traversing any of these regions. The device has an insulating trench that is coextensive with the top and intermediate regions and girds these regions from at least one side and preferably from both or all sides. A series capacitive structure with a biased top element and a number of floating elements is disposed in the insulating trench, and the intermediate region is endowed with a capacitive property that is chosen to establish a capacitive interaction or coupling between the series capacitive structure and the intermediate region so that the breakdown voltage VBD is maximized and on-resistance is minimized. A second series capacitive structure disposed in a second insulating trench can be employed to terminate the device.
    • 本发明涉及在半导体器件中实现高击穿电压和低导通电阻,所述半导体器件具有穿过任何这些区域的可控电流路径的顶部区域,中间区域和底部区域。 该装置具有与顶部和中间区域共同延伸的绝缘沟槽,并且从至少一个侧面,优选地从两侧或全部侧面将这些区域线化。 具有偏置顶部元件和多个浮动元件的串联电容结构设置在绝缘沟槽中,并且中间区域具有被选择用于建立串联电容结构和中间体之间的电容性相互作用或耦合的电容性质 区域,使得击穿电压V BAT最大化,导通电阻最小化。 可以采用设置在第二绝缘沟槽中的第二串联电容结构来终止该器件。
    • 114. 发明申请
    • Apparatus and method for transient blocking employing relays
    • 采用继电器的瞬态阻塞装置和方法
    • US20060238936A1
    • 2006-10-26
    • US11410575
    • 2006-04-24
    • Richard BlanchardRichard HarrisFrancois Hebert
    • Richard BlanchardRichard HarrisFrancois Hebert
    • H02H9/00
    • H01J1/72C09K11/59H01H9/548H02H9/025
    • An apparatus and a method for uni-directional and bi-directional transient blocking. The uni-directional apparatus has a depletion mode n-channel device at its input and a normally closed relay, e.g., a micro-electro-mechanical (MEM) relay, interconnected with the depletion mode n-channel device and the input in such a way that at a predetermined current value the transient causes the normally closed relay to switch into an open state and apply a bias voltage Vn on the depletion mode n-channel device that is sufficiently high to switch it “off” thus block the transient. An analogous arrangement at the output taking advantage of the same or a second relay renders the apparatus bi-directional. The structure of the apparatus and the method of operation ensure a reliable and repeatable trip current Itrip and render the apparatus very robust and feasible for low-cost manufacture.
    • 一种用于单向和双向瞬态阻塞的装置和方法。 单向设备在其输入端具有耗尽模式n沟道器件和常闭继电器,例如与耗尽型n沟道器件互连的微机电(MEM)继电器,以及在这种 在预定电流值下,瞬态使常闭继电器切换到打开状态,并在足够高以切换它的耗尽型n沟道器件上施加偏置电压V N“ 关闭“从而阻止瞬态。 利用相同或第二中继器在输出端处的类似布置使设备双向。 该装置的结构和操作方法确保了可靠且可重复的跳闸电流跳闸,并且使得该装置非常坚固且可用于低成本制造。
    • 117. 发明授权
    • High voltage MOS transistor with gate extension
    • 具有栅极延伸的高压MOS晶体管
    • US06492678B1
    • 2002-12-10
    • US09564108
    • 2000-05-03
    • Francois Hebert
    • Francois Hebert
    • H01L2976
    • H01L29/402H01L29/42376H01L29/7835
    • A high voltage MOS transistor with a gate extension that has a reduced electric field in the drain region near the gate is provided. The high voltage MOS transistor includes a first and second gate layers, and a dielectric layer between the gate layers. The first and second gate layers are electrically coupled together and form the gate of the transistor. The second gate layer extends over the drain of the transistor above the dielectric and gate oxide layers to form the gate extension. The high voltage MOS transistor of the present invention may be fabricated without additional processing steps in BiCMOS and CMOS processes that use dual polysilicon layers and a dielectric layer that are used to form capacitors.
    • 提供具有在栅极附近的漏极区域中具有减小的电场的栅极延伸的高压MOS晶体管。 高压MOS晶体管包括第一和第二栅极层以及栅极层之间的介电层。 第一和第二栅极层电耦合在一起并形成晶体管的栅极。 第二栅极层在电介质和栅极氧化物层上方的晶体管的漏极上延伸以形成栅极延伸。 本发明的高电压MOS晶体管可以在不使用BiCMOS和CMOS工艺中的附加处理步骤的情况下制造,所述工艺使用双重多晶硅层和用于形成电容器的电介质层。