会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明公开
    • 절곡된 내부 리드들을 갖는 반도체 칩 패키지
    • 半导体芯片封装具有内部引线
    • KR1020080065395A
    • 2008-07-14
    • KR1020070002487
    • 2007-01-09
    • 삼성전자주식회사
    • 신나래
    • H01L23/495
    • H01L2224/73204
    • A semiconductor chip package is provided to disperse the stress applied to inner leads by bending the inner leads of a semiconductor chip package. A semiconductor chip(32) is disposed on a base film(30). Inner leads(38) are disposed on the base film, electrically connected to the semiconductor chip and having a first bent portion. Outer leads(42) are positioned in substantially the same level as the inner leads, electrically connected to the inner leads. Pads can be disposed on the semiconductor chip, confronting the base film. Bumps(36) can be formed on the pads, connected to the inner leads.
    • 提供半导体芯片封装以通过弯曲半导体芯片封装的内引线来分散施加到内引线的应力。 半导体芯片(32)设置在基膜(30)上。 内引线(38)设置在基膜上,与半导体芯片电连接并具有第一弯曲部分。 外引线(42)被定位成与内引线大致相同的电平,与内引线电连接。 衬垫可以布置在半导体芯片上,面对基膜。 可以在焊盘上形成凸起(36),连接到内引线。
    • 5. 发明公开
    • 탭 패키지용 반도체 칩
    • 用于TAP PAKAGE的半导体芯片
    • KR1020080061602A
    • 2008-07-03
    • KR1020060136523
    • 2006-12-28
    • 삼성전자주식회사
    • 신나래
    • H01L21/60
    • H01L2224/13099H01L2224/16H01L2224/17H01L2924/01013H01L2924/01029H01L2924/01033H01L2924/01082H01L2924/01322H01L2924/14H01L2924/00012
    • A semiconductor chip for a TAP(tape automated bonding) package is provided to increase misalignment tolerance of a chip pad and a lead caused by deformation of a circuit board by using chip pads with mutually different widths. Inner chip pads(222,223) are disposed on a semiconductor substrate(210), one-dimensionally arranged on a first column parallel with a first side of the semiconductor substrate. Outermost chip pads(221) are disposed on the semiconductor substrate, one-dimensionally arranged on a second column between the first column and the first side. When seen from a vertical cross section parallel with the first side, the inner chip pads have a greater width than that of the outermost chip pads. When seen from a lateral view facing the first side, the outermost chip pads can be positioned between the inner chip pads.
    • 提供了一种用于TAP(胶带自动接合)封装的半导体芯片,以通过使用具有相互不同宽度的芯片焊盘来增加由于电路板的变形引起的芯片焊盘和引线的不对准公差。 内部芯片焊盘(222,223)设置在半导体衬底(210)上,一维地布置在与半导体衬底的第一侧平行的第一列上。 最外面的芯片焊盘(221)设置在半导体衬底上,一维地布置在第一列和第一侧之间的第二列上。 当从与第一侧平行的垂直横截面看时,内部芯片焊盘的宽度大于最外面的芯片焊盘的宽度。 当从面向第一侧的横向视图看时,最外面的芯片焊盘可以位于内部芯片焊盘之间。
    • 6. 发明授权
    • 필름 배선 기판과 이를 이용한 반도체 칩 패키지 및 평판표시 장치
    • 필름배선기판과이를이용한반도체칩패키지지및평판표시장치
    • KR100744143B1
    • 2007-08-01
    • KR1020060070887
    • 2006-07-27
    • 삼성전자주식회사
    • 최윤석신나래이희석
    • H05K1/11H05K1/14H01L23/48H01L23/52
    • A film wiring substrate, a semiconductor chip package using the same, and a flat panel display apparatus using the same are provided to increase an operational margin by increasing the capacitance between a power line and a grounding line. A flat display panel apparatus(100) using a film wiring substrate(120) includes a flat display panel(110) and a source drive PCB(Printed Circuit Board)(130). The source drive PCB(130) with a built-in power unit, a built-in memory unit, a built-in program unit, and a built-in buffer unit supplies a drive signal to the flat display panel(110). A semiconductor chip such as a source drive IC(Integrated Circuit)(140) is mounted on the film wiring substrate(120) to supply the drive signal from the source drive PCB(130) to the flat display panel(110). A plurality of signal lines(152) are connected between the source drive PCB(130) and the source drive IC(140) on the film wiring substrate(120).
    • 提供了一种薄膜布线基板,使用该薄膜布线基板的半导体芯片封装以及使用该薄膜布线基板的平板显示装置,以通过增加电力线和接地线之间的电容来增加操作容限。 使用薄膜布线基板(120)的平面显示面板装置(100)包括平面显示面板(110)和源极驱动PCB(印刷电路板)(130)。 具有内置功率单元,内置存储单元,内置程序单元和内置缓冲单元的源驱动PCB(130)向平板显示面板(110)提供驱动信号。 诸如源驱动IC(集成电路)(140)的半导体芯片安装在膜布线衬底(120)上以将来自源驱动PCB(130)的驱动信号提供给平板显示面板(110)。 多条信号线(152)连接在薄膜布线基板(120)上的源极驱动PCB(130)和源极驱动IC(140)之间。
    • 10. 发明公开
    • 테이프 배선 기판, 반도체 패키지 및 상기 반도체 패키지를 포함한 디스플레이 장치
    • 带状基板,包含相同包装的半导体封装和显示装置
    • KR1020150123058A
    • 2015-11-03
    • KR1020140049462
    • 2014-04-24
    • 삼성전자주식회사
    • 정재민신나래
    • H01L21/60H01L23/48
    • H01L23/49838H01L23/49811H01L23/4985H01L23/564H01L2224/16225H05K1/189H05K2201/09781H05K2201/10128H05K2201/10681
    • 본발명의기술적사상은테이프배선기판을이용하는반도체패키지에있어서, 더미칩 영역을포함하여폭이증가한반도체칩을적용하면서도테이프배선기판의사이즈증가를최소화할수 있는배선패턴을갖는테이프배선기판, 반도체패키지및 상기반도체패키지를포함한디스플레이장치를제공한다. 그반도체패키지는, 중앙부분에배치되고칩 배선들에연결된패드들이형성된유효칩 영역과, 상기유효칩 영역의측면에배치되고상기칩 배선들에연결되지않은패드들이형성된더미칩 영역을구비한반도체칩; 상기반도체칩이실장되는칩 실장부를구비하는베이스필름; 및상기베이스필름상에형성되고상기반도체칩의상기칩 배선들에전기적으로연결된다수의배선패턴들;을포함하고, 상기다수의배선패턴들중 일부인제1 배선패턴들은상기더미칩 영역하부의상기칩 실장부의제1 부분을통과한다.
    • 本发明涉及使用带状布线基板的半导体封装,并且提供一种具有布线图案的带状布线基板,半导体封装以及包括该半导体封装的显示装置,该半导体封装包括虚设芯片区域,将半导体芯片与 增加宽度,并且由于其布线图案而使胶带布线基板的尺寸最小化。 半导体封装包括:半导体芯片,其包括设置在中心部分的有效芯片区域,并且设置有连接到芯片布线的焊盘,以及设置在有效芯片区域的侧面上的虚设芯片区域,并且设置有未连接到 芯片线; 基膜,其包括其上安装有半导体芯片的芯片安装单元; 以及多个图案,其形成在基底膜上并电连接到半导体芯片的芯片布线,其中作为线图案的一部分的第一线图案通过芯片安装单元的第一部分在下部 虚拟芯片面积。