会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 7. 发明授权
    • Optical package structure
    • 光学封装结构
    • US06787890B2
    • 2004-09-07
    • US10198976
    • 2002-07-18
    • Nan Tsung HuangChung Shin Mou
    • Nan Tsung HuangChung Shin Mou
    • H01L2302
    • H01S5/02276H01L2224/48091H01S5/4025H01L2924/00014
    • An optical package structure (2) includes a cover (21) with a lens part (22), and a base member (23) which combines with the cover to define a closed space in which to package optical components. The base member has a bottom panel (232) and a substrate (234). A plurality of solder pads (231, 237) is provided on a top and bottom surfaces (2321, 2342) of the bottom panel and of the substrate. The solder pads on the top surface electrically connect with the optical components. A plurality of inner conductive traces (236, 238) is provided through the bottom panel and the substrate which electrically connect the solder pads on the top surface of the bottom panel with corresponding solder pads on the bottom surface of the substrate via printed circuits (235) on the substrate. Thus, an external electrical connection of the optical components is attained without wires and electrical pins.
    • 光学封装结构(2)包括具有透镜部分(22)的盖子(21)和与盖子组合以限定封闭空间的基底构件(23),其中封装光学部件。 底座部件具有底板(232)和基板(234)。 多个焊盘(231,237)设置在底板和基板的顶表面和底表面(2321,2342)上。 顶表面上的焊盘与光学元件电连接。 多个内部导电迹线(236,238)设置穿过底部面板和基板,其通过印刷电路(235)将底部面板顶表面上的焊盘与相应的焊盘焊接在基底的底部表面上 )。 因此,在没有电线和电引脚的情况下获得光学部件的外部电连接。
    • 8. 发明授权
    • Semiconductor device
    • 半导体器件
    • US06784529B2
    • 2004-08-31
    • US10329342
    • 2002-12-27
    • Tatsuya FukudaTomokazu Otani
    • Tatsuya FukudaTomokazu Otani
    • H01L2302
    • H05K1/181H01L25/105H01L2225/1023H01L2225/1029H01L2225/1064H01L2225/107H01L2924/0002H05K2201/10515H05K2201/10689H05K2201/10734Y02P70/611H01L2924/00
    • A semiconductor device of the present invention includes the multi-stacked structure having the bottom semiconductor package with BGA or PGA terminals so that the total number of terminals of the semiconductor device can be increased without increasing the mounting area. In particular, the semiconductor device includes a first semiconductor package having an upper and lower surfaces. The first semiconductor package has a plurality of land terminals on the lower surface. The semiconductor device also includes a second semiconductor package having a planar configuration substantially the same as that of the first semiconductor package, which is provided on the upper surface of the first semiconductor package. The second semiconductor package has a plurality of lead terminals extending from a side surface of the second semiconductor package.
    • 本发明的半导体器件包括具有BGA或PGA端子的底部半导体封装的多层结构,从而可以在不增加安装面积的情况下增加半导体器件的端子总数。 特别地,半导体器件包括具有上表面和下表面的第一半导体封装。 第一半导体封装在下表面上具有多个焊盘端子。 半导体器件还包括第二半导体封装,其具有与设置在第一半导体封装的上表面上的与第一半导体封装基本相同的平面配置。 第二半导体封装具有从第二半导体封装的侧表面延伸的多个引线端子。