会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Capacitance adjusting circuit
    • 电容调整电路
    • US06781433B2
    • 2004-08-24
    • US10421861
    • 2003-04-24
    • Hiroyuki Mori
    • Hiroyuki Mori
    • G06F764
    • H03H11/1291
    • A first operational amplifier receives a reference voltage at one input terminal, a first transistor is connected between a first power source line and the first operational amplifier, a second transistor is connected between the first power source line and the first operational amplifier, a resistor is connected between the first transistor and a second power source line, a first switch is connected to the second transistor, a variable capacitor connected between the first switch and the second power source line, a second switch is connected the variable capacitor and the second power source line, a second operational amplifier is connected to the variable capacitor and the reference voltage, a third switch is connected to the second transistor, a load is connected between the third switch and the second power source line, and a control circuit is connected to the first to third switches.
    • 第一运算放大器在一个输入端接收参考电压,第一晶体管连接在第一电源线与第一运算放大器之间,第二晶体管连接在第一电源线与第一运算放大器之间,电阻为 连接在第一晶体管和第二电源线之间,第一开关连接到第二晶体管,连接在第一开关和第二电源线之间的可变电容器,第二开关连接可变电容器和第二电源 第二运算放大器连接到可变电容器和参考电压,第三开关连接到第二晶体管,负载连接在第三开关和第二电源线之间,并且控制电路连接到 第一至第三开关。
    • 6. 发明授权
    • Output stage of a charge pump circuit providing relatively stable output voltage without voltage degradation
    • 电荷泵电路的输出级提供相对稳定的输出电压而不会降低电压
    • US06674317B1
    • 2004-01-06
    • US10246275
    • 2002-09-18
    • Shao Yu Chou
    • Shao Yu Chou
    • G06F764
    • H02M3/073
    • An output stage and method for a charge pump circuit which substantially reduces the degradation of the output voltage. A first NMOS transistor has its source connected to an input node and its drain connected to a second node. A second NMOS transistor has its source connected to the input node, its gate connected to the drain of the first NMOS transistor, and its drain connected to the gate of the first NMOS transistor. A capacitor is connected between a second clock signal and the drain of the second NMOS transistor. Another capacitor is connected between a first clock signal and an intermediate node. The key part of the invention is a diode pair connected anode of one to the cathode of the other and inserted between the intermediate node and the drain of the first NMOS transistor. This has the effect of changing a parallel combination of capacitors to a series combination of capacitors, thereby reducing the degradation of the output voltage and providing a stable voltage to the gate of an NMOS transistor switch in the output of the circuit.
    • 用于电荷泵电路的输出级和方法,其基本上减少了输出电压的劣化。 第一NMOS晶体管的源极连接到输入节点,其漏极连接到第二节点。 第二NMOS晶体管的源极连接到输入节点,其栅极连接到第一NMOS晶体管的漏极,其漏极连接到第一NMOS晶体管的栅极。 电容器连接在第二时钟信号和第二NMOS晶体管的漏极之间。 另一电容器连接在第一时钟信号和中间节点之间。 本发明的关键部分是将一个阳极与另一个的阴极连接的二极管对,并且插入在第一NMOS晶体管的中间节点和漏极之间。 这具有将电容器的并联组合改变为电容器的串联组合的效果,从而减少输出电压的劣化并且向电路的输出中的NMOS晶体管开关的栅极提供稳定的电压。
    • 7. 发明授权
    • Auto-ranging current integration circuit
    • 自动测距电流积分电路
    • US06614286B1
    • 2003-09-02
    • US10171109
    • 2002-06-11
    • Andrew T. K. Tang
    • Andrew T. K. Tang
    • G06F764
    • G06G7/184
    • An auto-ranging current integration circuit includes an operational amplifier which receives an input current to be integrated, and an array of integration capacitors which are switchably connected in parallel between the op amp's output and inverting input. A control circuit initially connects a first capacitor across the op amp, and then connects additional capacitors in parallel with the first whenever the op amp's output exceeds a predetermined voltage, but before the output becomes saturated. In this way, a smaller integration capacitance is automatically employed for a small input current, and larger capacitance values are automatically switched in for larger input currents, which lowers the integration gain, prevents the output from saturating, and keeps the current integration circuit's signal-to-noise ratio high.
    • 自动量程电流积分电路包括接收待集成的输入电流的运算放大器和可操作地并联在运算放大器的输出和反相输入之间的积分电容器阵列。 控制电路最初连接运算放大器上的第一电容器,然后每当运算放大器的输出超过预定电压,但在输出饱和之前,连接附加电容器与第一电容器并联。 以这种方式,小的输入电流自动采用较小的积分电容,较大的输入电流自动切换较大的电容值,降低积分增益,防止输出饱和,并保持电流积分电路的信号 - 信噪比高。
    • 8. 发明授权
    • PNP multiplier
    • PNP乘数
    • US06614284B1
    • 2003-09-02
    • US10011239
    • 2001-11-08
    • Donald St. John BeemanJeffrey P. Kotowski
    • Donald St. John BeemanJeffrey P. Kotowski
    • G06F764
    • G06G7/62
    • A method and apparatus are directed to emulating an emitter follower with a small PNP transistor that is arranged in a PNP multiplier configuration. The PNP multiplier includes a PNP emitter follower and a current mirror. The PNP follower is coupled between the input and the output. A current mirror is coupled to the collector of the PNP follower such that mirror produces a current that is a scaled version of the collector current from the PNP follower. The current mirror is arranged to scale the PNP collector current by a factor of N. The effective output current from the PNP multiplier circuit corresponds to &bgr;·IIN·(N+1), where &bgr; corresponds to the large signal forward gain of the PNP follower. By multiplying the output current by a scaling factor, the effective forward gain of the PNP transistor is increased while utilizing a small geometry PNP device.
    • 一种方法和装置涉及以PNP倍增器配置布置的小PNP晶体管来仿真射极跟随器。 PNP乘法器包括PNP发射极跟随器和电流镜。 PNP跟随器耦合在输入和输出之间。 电流镜耦合到PNP跟随器的集电极,使得反射镜产生电流,其是来自PNP跟随器的集电极电流的缩放版本。 电流镜被布置成将PNP集电极电流缩放N倍。来自PNP乘法器电路的有效输出电流对应于βIIN(N + 1),其中β对应于PNP的大信号正向增益 追随者 通过将输出电流乘以比例因子,PNP晶体管的有效正向增益增加,同时利用小几何PNP器件。
    • 10. 发明授权
    • Circuit and a method for extending the output voltage range of an integrator circuit
    • 电路和扩展积分电路的输出电压范围的方法
    • US06407610B2
    • 2002-06-18
    • US09751927
    • 2000-12-29
    • Michelangelo MazzuccoVanni PolettoMelano Carlo Lorenzo Protti
    • Michelangelo MazzuccoVanni PolettoMelano Carlo Lorenzo Protti
    • G06F764
    • G01L23/225G06J1/00
    • A circuit extends the output voltage range of an integrator circuit wherein the input signal is used to produce an output signal, and the voltage of the output signal develops monotonically within a predetermined range of possible values. The integrator circuit is driven within an integration time period such that each time the signal at its output reaches a limit of the range of values, the integrator circuit starts a subsequent integration stage of the input signal in which the output signal develops again within the above-mentioned range. This takes place by resetting the integrator circuit or by a reversal of the characteristic slope of the output signal. This is combined with storing the number of occasions on which these interventions have occurred as determined by a scounter. This enables the actual voltage value of the signal resulting from the integration to be calculated by a relatively straightforward mathematical operation from the reading of the counter, and from the signal currently present at the output of the integrator at the end of the integration period.
    • 电路扩展积分器电路的输出电压范围,其中输入信号用于产生输出信号,并且输出信号的电压在可能值的预定范围内单调发展。 积分电路在积分时间段内被驱动,使得每当其输出端的信号达到值范围的极限时,积分器电路开始输入信号的后续积分级,其中输出信号在上述范围内再次产生 提到的范围。 这通过复位积分器电路或反转输出信号的特性斜率来进行。 这与存储这些干预措施发生的场合的数量相结合,由扫描仪确定。 这使得通过来自计数器的读数的相对简单的数学运算以及在积分周期结束时当前存在于积分器的输出端的信号来计算由积分产生的信号的实际电压值。