会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • Four-phase high speed counter
    • 四相高速计数器
    • US3654441A
    • 1972-04-04
    • US3654441D
    • 1970-11-16
    • RCA CORP
    • BHARALI UIPALANANDA
    • H03K23/00G06M1/14H03K23/08
    • H03K23/001
    • In response to each pulse to be counted, the bit stored in each stage of the counter is sensed. In the case of up-counting, when the j least significant bits are 1 and the j + 1th least significant bit is a 0, the stages storing these j + 1 bits are caused concurrently to change state, and where j is any integer which is less than n, and n is the number of stages in the counter. In the case of down-counting, the same procedure is followed for the complementary case. The counter may be implemented with metal oxide semiconductor (MOS) field-effect transistors.
    • 响应于要计数的每个脉冲,感测存储在计数器的每个级中的位。 在递增计数的情况下,当j个最低有效位为1并且j + 1个最低有效位为0时,存储这些j + 1位的级同时引起改变状态,并且其中j是任何整数, 小于n,n是计数器中的级数。 在下计数的情况下,补充案件遵循相同的程序。 计数器可以用金属氧化物半导体(MOS)场效应晶体管来实现。
    • 8. 发明授权
    • Counter using insulated gate field effect transistors
    • 使用绝缘栅场效应晶体管的计数器
    • US3766408A
    • 1973-10-16
    • US3766408D
    • 1972-05-03
    • TOKYO SHIBAURA ELECTRIC CO
    • SUZUKI YHIRASAWA M
    • H03K3/038H03K23/00H03K23/44H03K27/00
    • H03K3/038H03K23/001H03K23/44
    • An n-scale counter comprising first memory cells or shift registers cascade connected in a number of (n-2), one second memory cell or shift register and one inverter circuit. Each of the first memory cells has first and second input terminals and one output terminal. While an input signal to the second or reset terminal has a first voltage level, an input signal applied to the first input terminal is taken out as an output signal at the output terminal with a delay of a predetermined length of time, and while an input signal to the reset terminal has a second voltage level, an output signal from the output terminal is reset. The second memory cell has one input terminal and one output terminal so as to cause a signal supplied to input terminal to be taken out as an output signal at the output terminal with a delay of a predetermined length of time. The second memory cell and inverter are connected between the foremost and rearmost units of the first memory cell assembly, and the junction of the second memory cell and the inverter circuit is connected to the respective second input terminals of the first memory cells.
    • 一个n级计数器,包括在多个(n-2)个1秒存储单元或移位寄存器和一个反相器电路中串联的第一存储器单元或移位寄存器。 每个第一存储单元具有第一和第二输入端和一个输出端。 当向第二或复位端子的输入信号具有第一电压电平时,以预定时间长度的延迟在输出端子处取出施加到第一输入端子的输入信号作为输出信号,而在输入端 对复位端子的信号具有第二电压电平,来自输出端子的输出信号被复位。 第二存储单元具有一个输入端和一个输出端,以便以预定的时间长度的延迟使得提供给输入端的信号作为输出端被取出作为输出信号。 第二存储单元和逆变器连接在第一存储单元组件的最前面和最后面的单元之间,第二存储单元和逆变器电路的结连接到第一存储单元的相应第二输入端。
    • 9. 发明授权
    • Synchronous binary counter
    • 同步二进制计数器
    • US3657557A
    • 1972-04-18
    • US3657557D
    • 1970-10-19
    • GEN INSTRUMENT CORP
    • SMITH KENT FWANLASS FRANK M
    • H03K23/00H03K23/22
    • H03K23/001
    • A multistage synchronous binary counter has an improved high speed carry means which is responsive only to the previous stage. Each stage comprises three inverters connected in series, the first and second inverters being isolated periodically by a clocked switching device. Two feedback paths in each stage comprising two switching devices each are adapted to feed back the signals at the outputs of the second and third inverters respectively to the input node, the control terminals of said switching devices being connected to selected nodes in the preceding stage. Another clocked switching device is interposed in both feedback paths whereby each count takes place over a period defined by first and second nonoverlapping clock signals applied to the first and second clocked switching devices, respectively.
    • 多级同步二进制计数器具有改进的高速进位装置,其仅响应于前一级。 每个级包括串联连接的三个反相器,第一和第二反相器被定时开关器件周期性隔离。 包括两个开关装置的每个级中的两个反馈路径分别适于将第二和第三反相器的输出端的信号反馈到输入节点,所述开关装置的控制端在前一级连接到选定的节点。 另一个时钟切换装置插入在两个反馈路径中,由此每个计数分别在由施加到第一和第二时钟控制的开关装置的第一和第二非重叠时钟信号限定的时段内进行。