会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Write assist circuitry
    • 写辅助电路
    • US08687437B2
    • 2014-04-01
    • US13111231
    • 2011-05-19
    • Young Seog KimYoung Suk Kim
    • Young Seog KimYoung Suk Kim
    • G11C7/00
    • G11C11/419G11C8/08
    • A circuit includes a word line driver for driving a world line and a tracking word line driver for driving a tracking word line. The pulse width of a world line signal on the world line is driven to be larger than that of a tracking world line signal on the tracking world line to assist writing under difficult conditions. Because the tracking word line signal is activated later than the word line signal being activated but is deactivated at the same time with the word line, the pulse width of the word line signal is larger.
    • 电路包括用于驱动世界线的字线驱动器和用于驱动跟踪字线的跟踪字线驱动器。 世界线上的世界线信号的脉冲宽度被驱动为大于跟踪世界线上的跟踪世界线信号的脉冲宽度,以帮助在困难条件下进行写入。 由于跟踪字线信号比字线信号被激活的时间晚,而且与字线同时被去激活,所以字线信号的脉冲宽度较大。
    • 2. 发明授权
    • Recycling charges
    • 回收费用
    • US08159862B2
    • 2012-04-17
    • US12843366
    • 2010-07-26
    • Young Seog KimKuoyuan (Peter) HsuDerek C. TaoYoung Suk Kim
    • Young Seog KimKuoyuan (Peter) HsuDerek C. TaoYoung Suk Kim
    • G11C11/00G11C7/00G11C5/14
    • G11C11/412
    • A circuit includes a first node; a second node; a first PMOS transistor having a source coupled to the first node, a drain coupled to a first control transistor, and a gate driven by a first voltage; and a first NMOS transistor having a source coupled to the second node, a drain coupled to the first control transistor, and a gate driven by a second voltage. The first PMOS transistor is configured to automatically turn off based on the first voltage and a first node voltage at the first node. The first NMOS transistor is configured to automatically turn off based on the second voltage and a second node voltage at the second node. When the first PMOS transistor, the control transistor, and the first NMOS transistor are on, the first node voltage is lowered while the second voltage is raised.
    • 电路包括第一节点; 第二个节点; 具有耦合到第一节点的源极的第一PMOS晶体管,耦合到第一控制晶体管的漏极和由第一电压驱动的栅极; 以及第一NMOS晶体管,其具有耦合到第二节点的源极,耦合到第一控制晶体管的漏极和由第二电压驱动的栅极。 第一PMOS晶体管被配置为基于第一节点处的第一电压和第一节点电压自动关闭。 第一NMOS晶体管被配置为基于第二节点处的第二电压和第二节点电压自动关闭。 当第一PMOS晶体管,控制晶体管和第一NMOS晶体管导通时,第一节点电压降低,而第二电压升高。
    • 4. 发明授权
    • Recycling charges
    • 回收费用
    • US08587991B2
    • 2013-11-19
    • US13429082
    • 2012-03-23
    • Young Seog KimKuoyuan (Peter) HsuDerek C. TaoYoung Suk Kim
    • Young Seog KimKuoyuan (Peter) HsuDerek C. TaoYoung Suk Kim
    • G11C11/00G11C7/00G11C5/14
    • G11C11/412
    • A circuit includes a first node; a second node; a first PMOS transistor having a source coupled to the first node, a drain coupled to a first control transistor, and a gate driven by a first voltage; and a first NMOS transistor having a source coupled to the second node, a drain coupled to the first control transistor, and a gate driven by a second voltage. The first PMOS transistor is configured to automatically turn off based on the first voltage and a first node voltage at the first node. The first NMOS transistor is configured to automatically turn off based on the second voltage and a second node voltage at the second node. When the first PMOS transistor, the control transistor, and the first NMOS transistor are on, the first node voltage is lowered while the second voltage is raised.
    • 电路包括第一节点; 第二个节点; 具有耦合到第一节点的源极的第一PMOS晶体管,耦合到第一控制晶体管的漏极和由第一电压驱动的栅极; 以及第一NMOS晶体管,其具有耦合到第二节点的源极,耦合到第一控制晶体管的漏极和由第二电压驱动的栅极。 第一PMOS晶体管被配置为基于第一节点处的第一电压和第一节点电压自动关闭。 第一NMOS晶体管被配置为基于第二节点处的第二电压和第二节点电压自动关闭。 当第一PMOS晶体管,控制晶体管和第一NMOS晶体管导通时,第一节点电压降低,而第二电压升高。
    • 9. 发明授权
    • Content addressable memory design
    • 内容可寻址内存设计
    • US08395920B2
    • 2013-03-12
    • US12788924
    • 2010-05-27
    • Young Seog KimKuoyuan HsuJacklyn Chang
    • Young Seog KimKuoyuan HsuJacklyn Chang
    • G11C15/00
    • G06F17/5072G11C15/04H03K19/20
    • A static CAM includes a plurality of entries E each including a number of CAM cells B and a summary S. Each CAM cell B is associated with a memory cell M and a comparator C. Generally, the CAM receives as input i number of lookup data lines. When data is received, memory cells M provide compared data for corresponding comparators C in CAM cells B to compare the compared data to the received data. If all compared data match all received data lines for an entry, then there is a hit for that entry. But if any compared data does not match the corresponding data line, then there is a miss for that line and therefore a miss for that entry. Depending on applications, the CAM returns an address if there is a hit for one or a plurality of entries.
    • 静态CAM包括多个条目E,每个条目E包括多个CAM单元B和概要S.每个CAM单元B与存储单元M和比较器C相关联。通常,CAM接收到i个查找数据 线条。 当接收到数据时,存储器单元M提供CAM单元B中对应的比较器C的比较数据,以将比较的数据与接收到的数据进行比较。 如果所有比较的数据匹配所有接收到的数据行的条目,则该条目的命中。 但是,如果任何比较的数据与相应的数据行不匹配,那么该行有一个缺失,因此该条目的缺失。 根据应用程序,如果有一个或多个条目的命中,CAM将返回一个地址。
    • 10. 发明授权
    • Content addressable memory
    • 内容可寻址内存
    • US09280633B2
    • 2016-03-08
    • US14279406
    • 2014-05-16
    • Young Seog KimKuoyuan HsuJacklyn Chang
    • Young Seog KimKuoyuan HsuJacklyn Chang
    • G11C15/00G06F17/50G11C15/04H03K19/20
    • G06F17/5072G11C15/04H03K19/20
    • A method of designing a content-addressable memory (CAM) includes associating CAM cells with a summary circuit. The summary circuit includes a first level of logic gates and a second level of logic gates. The first level of logic gates have inputs each configured to receive an output of a corresponding one of the plurality of CAM cell. The second level of logic gates have inputs each configured to receive an output of a corresponding one of the first level of logic gates. Logic gates in at least one of the first level of logic gates or the second level of logic gates are selected to have an odd number of input pins so that an input pin and an output pin share a layout sub-slot.
    • 设计内容寻址存储器(CAM)的方法包括将CAM单元与汇总电路相关联。 汇总电路包括第一级逻辑门和第二级逻辑门。 第一级逻辑门具有各自被配置为接收多个CAM单元中对应的一个的单元的输出的输入。 逻辑门的第二级具有各自被配置为接收第一级逻辑门的对应的一个的输出的输入。 选择第一级逻辑门或第二级逻辑门中的至少一个的逻辑门具有奇数个输入引脚,使得输入引脚和输出引脚共享布局子时隙。