会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • Method of manufacturing semiconductor device
    • 制造半导体器件的方法
    • US07902025B2
    • 2011-03-08
    • US11773649
    • 2007-07-05
    • Tetsuya HayashiMasakatsu HoshiYoshio ShimoidaHideaki TanakaShigeharu Yamagami
    • Tetsuya HayashiMasakatsu HoshiYoshio ShimoidaHideaki TanakaShigeharu Yamagami
    • H01L21/336
    • H01L29/7828H01L29/0623H01L29/1608H01L29/267H01L29/66068
    • A semiconductor substrate made of a semiconductor material is prepared, and a hetero semiconductor region is formed on the semiconductor substrate to form a heterojunction in an interface between the hetero semiconductor region and the semiconductor substrate. The hetero semiconductor region is made of a semiconductor material having a bandgap different from that of the semiconductor material, and a part of the hetero semiconductor region includes a film thickness control portion whose film thickness is thinner than that of the other part thereof. By oxidizing the hetero semiconductor region with a thickness equal to the film thickness of the film thickness control portion, a gate insulating film adjacent to the heterojunction is formed. A gate electrode is formed on the gate insulating film. This makes it possible to manufacture a semiconductor device including the gate insulating film with a lower ON resistance, and with a higher insulating characteristic and reliability.
    • 制备由半导体材料制成的半导体衬底,并且在半导体衬底上形成异质半导体区域,以在异质半导体区域和半导体衬底之间的界面中形成异质结。 异质半导体区域由具有与半导体材料的带隙不同的带隙的半导体材料制成,并且异质半导体区域的一部分包括膜厚度比其他部分薄的膜厚控制部分。 通过以等于膜厚控制部分的膜厚的厚度氧化杂半导体区域,形成与异质结相邻的栅极绝缘膜。 在栅极绝缘膜上形成栅电极。 这使得可以制造包括具有较低导通电阻的栅极绝缘膜以及更高的绝缘特性和可靠性的半导体器件。
    • 10. 发明申请
    • Semiconductor device and manufacturing method thereof
    • 半导体装置及其制造方法
    • US20070252173A1
    • 2007-11-01
    • US11790791
    • 2007-04-27
    • Tetsuya HayashiMasakatsu HoshiYoshio ShimoidaHideaki TanakaShigeharu Yamagami
    • Tetsuya HayashiMasakatsu HoshiYoshio ShimoidaHideaki TanakaShigeharu Yamagami
    • H01L29/739
    • H01L29/0847H01L29/1033H01L29/1608H01L29/267H01L29/4916H01L29/66068H01L29/7828
    • A semiconductor device is provided with: a semiconductor substrate of a predetermined electroconduction type; a hetero semiconductor region contacted with a first main surface of the semiconductor substrate and comprising a semiconductor material having a bandgap different from that of the semiconductor substrate; a gate electrode formed through a gate insulator layer at a position adjacent to a junction region between the hetero semiconductor region and the semiconductor substrate; a source electrode connected to the hetero semiconductor region; and a drain electrode connected to the semiconductor substrate; wherein the hetero semiconductor region includes a contact portion contacted with the source electrode, at least a partial region of the contact portion is of the same electroconduction type as the electroconduction type of the semiconductor substrate, and the partial region has an impurity concentration higher than an impurity concentration of at least that partial region of a gate-electrode facing portion in the hetero semiconductor region which is positioned to face toward the gate electrode through the gate insulator layer.
    • 半导体器件具有:预定的导电型的半导体衬底; 与所述半导体衬底的第一主表面接触并且包括具有与所述半导体衬底的带隙不同的带隙的半导体材料的异质半导体区域; 在与所述异质半导体区域和所述半导体基板之间的接合区域相邻的位置处形成的栅极电极, 连接到所述异质半导体区的源电极; 和连接到半导体衬底的漏电极; 其中所述异质半导体区域包括与所述源电极接触的接触部分,所述接触部分的至少一部分区域具有与所述半导体衬底的导电型相同的导电类型,并且所述部分区域的杂质浓度高于 至少通过栅极绝缘体层位于面向栅电极的异质半导体区域中的栅电极面对部分的部分区域的杂质浓度。