会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Pixel circuit and display device
    • 像素电路和显示设备
    • US08654291B2
    • 2014-02-18
    • US13504074
    • 2010-10-21
    • Naoki UedaYoshimitsu YamauchiFumiki Nakano
    • Naoki UedaYoshimitsu YamauchiFumiki Nakano
    • G02F1/1337
    • G09G3/367G02F1/13624G09G3/3618G09G3/3655G09G3/3659G09G2300/0814G09G2300/0876
    • A display device in which low power consumption is realized without lowering an aperture ratio is provided. A liquid crystal capacitive element Clc is sandwiched between a pixel electrode 20 and an opposite electrode 80. The pixel electrode 20, one end of a first switch circuit 22, one end of a second switch circuit 23 and a first terminal of a second transistor T2 form an internal node N1. The other terminals of the first switch circuit 22 and the second switch circuit 23 are connected to a source line SL. The second switch circuit 23 is a series circuit composed of a first transistor T1 and a diode D1. A control terminal of the first transistor T1, a second terminal of the second transistor T2 and one end of a boost capacitive element Cbst form an output node N2. The other end of the boost capacitive element Cbst and the control terminal of the second transistor T2 are connected to a boost line BST and a reference line REF, respectively. The diode D1 has a rectifying function from the source line SL to the internal node N1.
    • 提供了一种在不降低开口率的情况下实现低功耗的显示装置。 液晶电容元件Clc被夹在像素电极20和相对电极80之间。像素电极20,第一开关电路22的一端,第二开关电路23的一端和第二晶体管T2的第一端 形成内部节点N1。 第一开关电路22和第二开关电路23的其他端子连接到源极线SL。 第二开关电路23是由第一晶体管T1和二极管D1组成的串联电路。 第一晶体管T1的控制端子,第二晶体管T2的第二端子和升压电容元件Cbst的一端形成输出节点N2。 升压电容元件Cbst的另一端和第二晶体管T2的控制端分别连接到升压线BST和基准线REF。 二极管D1具有从源极线SL到内部节点N1的整流功能。
    • 2. 发明授权
    • Pixel circuit and display apparatus
    • 像素电路和显示设备
    • US08310638B2
    • 2012-11-13
    • US13504609
    • 2010-07-22
    • Yoshimitsu YamauchiNaoki UedaFumiki Nakano
    • Yoshimitsu YamauchiNaoki UedaFumiki Nakano
    • G02F1/1337
    • G09G3/3659G02F1/13624G09G2300/0465G09G2300/0876G09G2300/089G09G2310/08G09G2330/021
    • Disclosed is a display device that can achieve a reduction of power consumption without deteriorating the aperture ratio. A liquid crystal capacitance element (Clc) is formed by being sandwiched between a pixel electrode (20) and an opposite electrode (80). The pixel electrode (20), one end of a first switching circuit (22), one end of a second switching circuit (23), and the first terminal of a second transistor (T2) form an internal node (N1). The other end of the first switching circuit (22) and the other end of the second switching circuit (23) are connected to a source line (SL). The second switching circuit (23) includes a series circuit of a transistor (T1) and a diode (D1), and an output node (N2) is formed of the control terminal of the transistor (T1), the second terminal of the transistor (T2), and one end of a boost capacitance element (Cbst). The other end of the boost capacitance element (Cbst) is connected to a boost line (BST), and the control terminal of the transistor (T2) is connected to a reference line (REF). The diode (D1) has a rectifying function in the direction to the internal node (N1) from the source line (SL).
    • 公开了一种能够在不损害开口率的情况下实现功耗的降低的显示装置。 通过夹在像素电极(20)和相对电极(80)之间形成液晶电容元件(Clc)。 像素电极(20),第一开关电路(22)的一端,第二开关电路(23)的一端和第二晶体管(T2)的第一端子形成内部节点(N1)。 第一开关电路(22)的另一端和第二开关电路(23)的另一端连接到源极线(SL)。 第二开关电路(23)包括晶体管(T1)和二极管(D1)的串联电路,输出节点(N2)由晶体管(T1)的控制端子形成,晶体管的第二端子 (T2)和升压电容元件(Cbst)的一端。 升压电容元件(Cbst)的另一端连接到升压线(BST),晶体管(T2)的控制端子连接到基准线(REF)。 二极管(D1)在从源极线(SL)到内部节点(N1)的方向上具有整流功能。
    • 3. 发明授权
    • Display device
    • 显示设备
    • US08947418B2
    • 2015-02-03
    • US13989492
    • 2011-10-05
    • Fumiki NakanoNaoki UedaYoshimitsu Yamauchi
    • Fumiki NakanoNaoki UedaYoshimitsu Yamauchi
    • G09G5/00G09G3/36
    • G09G3/3618G09G3/3648G09G2300/0876G09G2300/088G09G2310/08
    • A display device in which low power consumption is realized without lowering an aperture ratio is provided. A liquid crystal capacitive element Clc is sandwiched between a pixel electrode 20 and an opposite electrode 80. The pixel electrode 20, one end of a first switch circuit 22, one end of a second switch circuit 23 and a first terminal of a second transistor T2 form an internal node N1. The other terminals of the first switch circuit 22 and the second switch circuit 23 are connected to a source line SL. The second switch circuit 23 is a series circuit composed of a first transistor T1 and a diode D1. A control terminal of the first transistor T1, a second terminal of the second transistor T2 and one end of a boost capacitive element Cbst form an output node N2. The other end of the boost capacitive element Cbst and the control terminal of the second transistor T2 are connected to a boost line BST and a reference line REF, respectively. The diode D1 has a rectifying function from the source line SL to the internal node N1.
    • 提供了一种在不降低开口率的情况下实现低功耗的显示装置。 液晶电容元件Clc被夹在像素电极20和相对电极80之间。像素电极20,第一开关电路22的一端,第二开关电路23的一端和第二晶体管T2的第一端 形成内部节点N1。 第一开关电路22和第二开关电路23的其他端子连接到源极线SL。 第二开关电路23是由第一晶体管T1和二极管D1组成的串联电路。 第一晶体管T1的控制端子,第二晶体管T2的第二端子和升压电容元件Cbst的一端形成输出节点N2。 升压电容元件Cbst的另一端和第二晶体管T2的控制端分别连接到升压线BST和基准线REF。 二极管D1具有从源极线SL到内部节点N1的整流功能。
    • 4. 发明申请
    • PIXEL CIRCUIT AND DISPLAY DEVICE
    • 像素电路和显示设备
    • US20120218246A1
    • 2012-08-30
    • US13504074
    • 2010-10-21
    • Naoki UedaYoshimitsu YamauchiFumiki Nakano
    • Naoki UedaYoshimitsu YamauchiFumiki Nakano
    • G09G5/00
    • G09G3/367G02F1/13624G09G3/3618G09G3/3655G09G3/3659G09G2300/0814G09G2300/0876
    • A display device in which low power consumption is realized without lowering an aperture ratio is provided. A liquid crystal capacitive element Clc is sandwiched between a pixel electrode 20 and an opposite electrode 80. The pixel electrode 20, one end of a first switch circuit 22, one end of a second switch circuit 23 and a first terminal of a second transistor T2 form an internal node N1. The other terminals of the first switch circuit 22 and the second switch circuit 23 are connected to a source line SL. The second switch circuit 23 is a series circuit composed of a first transistor T1 and a diode D1. A control terminal of the first transistor T1, a second terminal of the second transistor T2 and one end of a boost capacitive element Cbst form an output node N2. The other end of the boost capacitive element Cbst and the control terminal of the second transistor T2 are connected to a boost line BST and a reference line REF, respectively. The diode D1 has a rectifying function from the source line SL to the internal node N1.
    • 提供了一种在不降低开口率的情况下实现低功耗的显示装置。 液晶电容元件Clc被夹在像素电极20和相对电极80之间。像素电极20,第一开关电路22的一端,第二开关电路23的一端和第二晶体管T2的第一端 形成内部节点N1。 第一开关电路22和第二开关电路23的其他端子连接到源极线SL。 第二开关电路23是由第一晶体管T1和二极管D1组成的串联电路。 第一晶体管T1的控制端子,第二晶体管T2的第二端子和升压电容元件Cbst的一端形成输出节点N2。 升压电容元件Cbst的另一端和第二晶体管T2的控制端分别连接到升压线BST和基准线REF。 二极管D1具有从源极线SL到内部节点N1的整流功能。
    • 5. 发明申请
    • DISPLAY DEVICE
    • 显示设备
    • US20130286001A1
    • 2013-10-31
    • US13989492
    • 2011-10-05
    • Fumiki NakanoNaoki UedaYoshimitsu Yamauchi
    • Fumiki NakanoNaoki UedaYoshimitsu Yamauchi
    • G09G3/36
    • G09G3/3618G09G3/3648G09G2300/0876G09G2300/088G09G2310/08
    • A display device in which low power consumption is realized without lowering an aperture ratio is provided. A liquid crystal capacitive element Clc is sandwiched between a pixel electrode 20 and an opposite electrode 80. The pixel electrode 20, one end of a first switch circuit 22, one end of a second switch circuit 23 and a first terminal of a second transistor T2 form an internal node N1. The other terminals of the first switch circuit 22 and the second switch circuit 23 are connected to a source line SL. The second switch circuit 23 is a series circuit composed of a first transistor T1 and a diode D1. A control terminal of the first transistor T1, a second terminal of the second transistor T2 and one end of a boost capacitive element Cbst form an output node N2. The other end of the boost capacitive element Cbst and the control terminal of the second transistor T2 are connected to a boost line BST and a reference line REF, respectively. The diode D1 has a rectifying function from the source line SL to the internal node N1.
    • 提供一种在不降低开口率的情况下实现低功耗的显示装置。 液晶电容元件Clc被夹在像素电极20和相对电极80之间。像素电极20,第一开关电路22的一端,第二开关电路23的一端和第二晶体管T2的第一端 形成内部节点N1。 第一开关电路22和第二开关电路23的其他端子连接到源极线SL。 第二开关电路23是由第一晶体管T1和二极管D1组成的串联电路。 第一晶体管T1的控制端子,第二晶体管T2的第二端子和升压电容元件Cbst的一端形成输出节点N2。 升压电容元件Cbst的另一端和第二晶体管T2的控制端分别连接到升压线BST和基准线REF。 二极管D1具有从源极线SL到内部节点N1的整流功能。
    • 6. 发明申请
    • PIXEL CIRCUIT AND DISPLAY APPARATUS
    • 像素电路和显示设备
    • US20120212521A1
    • 2012-08-23
    • US13504609
    • 2010-07-22
    • Yoshimitsu YamauchiNaoki UedaFumiki Nakano
    • Yoshimitsu YamauchiNaoki UedaFumiki Nakano
    • G09G3/36G09G5/02G09G5/00
    • G09G3/3659G02F1/13624G09G2300/0465G09G2300/0876G09G2300/089G09G2310/08G09G2330/021
    • Disclosed is a display device that can achieve a reduction of power consumption without deteriorating the aperture ratio. A liquid crystal capacitance element (Clc) is formed by being sandwiched between a pixel electrode (20) and an opposite electrode (80). The pixel electrode (20), one end of a first switching circuit (22), one end of a second switching circuit (23), and the first terminal of a second transistor (T2) form an internal node (N1). The other end of the first switching circuit (22) and the other end of the second switching circuit (23) are connected to a source line (SL). The second switching circuit (23) includes a series circuit of a transistor (T1) and a diode (D1), and an output node (N2) is formed of the control terminal of the transistor (T1), the second terminal of the transistor (T2), and one end of a boost capacitance element (Cbst). The other end of the boost capacitance element (Cbst) is connected to a boost line (BST), and the control terminal of the transistor (T2) is connected to a reference line (REF). The diode (D1) has a rectifying function in the direction to the internal node (N1) from the source line (SL).
    • 公开了一种能够在不损害开口率的情况下实现功耗的降低的显示装置。 通过夹在像素电极(20)和相对电极(80)之间形成液晶电容元件(Clc)。 像素电极(20),第一开关电路(22)的一端,第二开关电路(23)的一端和第二晶体管(T2)的第一端子形成内部节点(N1)。 第一开关电路(22)的另一端和第二开关电路(23)的另一端连接到源极线(SL)。 第二开关电路(23)包括晶体管(T1)和二极管(D1)的串联电路,输出节点(N2)由晶体管(T1)的控制端子形成,晶体管的第二端子 (T2)和升压电容元件(Cbst)的一端。 升压电容元件(Cbst)的另一端连接到升压线(BST),晶体管(T2)的控制端子连接到基准线(REF)。 二极管(D1)在从源极线(SL)到内部节点(N1)的方向上具有整流功能。
    • 7. 发明授权
    • Nonvolatile memory having gate electrode and charge storage layer formed respectively over opposite surfaces of semiconductor layer
    • 具有分别形成在半导体层的相对表面上的栅电极和电荷存储层的非易失性存储器
    • US08610197B2
    • 2013-12-17
    • US13201584
    • 2009-12-14
    • Naoki UedaYoshimitsu Yamauchi
    • Naoki UedaYoshimitsu Yamauchi
    • H01L29/786H01L29/788
    • H01L27/11524H01L29/42328H01L29/66825H01L29/7881
    • Provided is a nonvolatile memory 10 having a selective gate SG formed below a silicon layer 14, which is to be a channel region formed between a source region S and a drain region D of a transistor, through a gate insulating film 15 between the silicon layer and the selective gate, a floating gate FG formed on a part over the silicon layer 14 through a gate insulating film 16, and a control gate CG connected to the floating gate FG. The selective gate SG has one end overlapping the source region S through the gate insulating film 15, and the floating gate FG has one end overlapping the drain region D through the gate insulating film 16, and the other end separated from the source region S and overlapping the silicon layer 14 through the gate insulating film 16. Thus, a nonvolatile memory whose performance is not deteriorated even when it is formed on an insulating substrate having a low heat dissipating characteristic can be achieved.
    • 提供了一种非易失性存储器10,其具有形成在作为在晶体管的源极区域S和漏极区域D之间形成的沟道区域的硅层14下方的选择栅极SG,通过硅层之间的栅极绝缘膜15 选择栅极,通过栅极绝缘膜16形成在硅层14上的部分上的浮置栅极FG,以及连接到浮置栅极FG的控制栅极CG。 选择栅极SG的一端通过栅极绝缘膜15与源极区域S重叠,并且浮置栅极FG的一端通过栅极绝缘膜16与漏极区域D重叠,另一端与源极区域S分离, 通过栅极绝缘膜16与硅层14重叠。因此,即使在具有低散热特性的绝缘基板上形成性能也不会劣化的非易失性存储器。
    • 8. 发明授权
    • Display device
    • 显示设备
    • US08767136B2
    • 2014-07-01
    • US13878671
    • 2011-08-29
    • Naoki UedaYoshimitsu Yamauchi
    • Naoki UedaYoshimitsu Yamauchi
    • G02F1/136
    • G02F1/13306G02F1/1368G09G3/3614G09G3/3655G09G3/3659G09G2300/0852G09G2300/0876
    • In a display device, a liquid crystal capacitive element is sandwiched between a pixel electrode and an opposite electrode. The pixel electrode, one end of a first switch circuit, one end of a second switch circuit and a first terminal of a second transistor form an internal node. The other terminals of the first switch circuit and the second switch circuit are connected to a source line. The second switch circuit is a series circuit composed of a first transistor and a diode. A control terminal of the first transistor, a second terminal of the second transistor and one end of a boost capacitive element form an output node. The other end of the boost capacitive element and the control terminal of the second transistor are connected to a boost line and a reference line, respectively.
    • 在显示装置中,液晶电容元件夹在像素电极和对置电极之间。 像素电极,第一开关电路的一端,第二开关电路的一端和第二晶体管的第一端子形成内部节点。 第一开关电路和第二开关电路的其他端子连接到源极线。 第二开关电路是由第一晶体管和二极管组成的串联电路。 第一晶体管的控制端子,第二晶体管的第二端子和升压电容元件的一端形成输出节点。 升压电容元件的另一端和第二晶体管的控制端分别连接到升压线和参考线。
    • 9. 发明授权
    • Nonvolatile semiconductor memory device, manufacturing method thereof and method of programming information into the memory device
    • 非易失性半导体存储器件及其制造方法以及将信息编程到存储器件中的方法
    • US07728378B2
    • 2010-06-01
    • US11935945
    • 2007-11-06
    • Naoki UedaYoshimitsu Yamauchi
    • Naoki UedaYoshimitsu Yamauchi
    • H01L29/76H01L29/788
    • H01L27/115G11C16/0433G11C16/10H01L21/28282H01L27/105H01L27/11568H01L29/66833H01L29/792
    • A nonvolatile semiconductor memory device capable of improving injection efficiency and simplifying manufacturing process is provided. The device comprises a memory cell having second conductive type of first impurity diffusion area and second impurity diffusion area on a first conductive type of semiconductor substrate, between the first and second impurity diffusion areas, a first laminate section formed by laminating a first insulating film, a charge storage layer, a second insulating film and a first gate electrode in this order from the bottom, and a second laminate section formed by laminating a third insulating film and a second gate electrode in this order from the bottom, wherein an area sandwiched between the first and second laminate sections is the second conductive type of a third impurity diffusion area having impurity density lower than that of the first and second impurity diffusion areas and not higher than 5×1012 ions/cm2.
    • 提供了一种能够提高注入效率并简化制造工艺的非易失性半导体存储器件。 该装置包括在第一和第二杂质扩散区之间的第一导电类型的半导体衬底上具有第二导电类型的第一杂质扩散区和第二杂质扩散区的存储单元,通过层叠第一绝缘膜, 电荷存储层,第二绝缘膜和第一栅极电极,以及从底部依次层叠第三绝缘膜和第二栅电极而形成的第二层叠部,其中夹在 第一和第二层压体部分是具有比第一和第二杂质扩散区域低的杂质密度的第三杂质扩散区域的第二导电类型,并且不高于5×10 12离子/ cm 2。
    • 10. 发明授权
    • Semiconductor memory device
    • 半导体存储器件
    • US07630243B2
    • 2009-12-08
    • US12094379
    • 2006-11-01
    • Kaoru YamamotoNobuhiko ItoNaoki UedaYoshimitsu Yamauchi
    • Kaoru YamamotoNobuhiko ItoNaoki UedaYoshimitsu Yamauchi
    • G11C16/04
    • G11C16/0491G11C16/24G11C16/26
    • A virtual ground type semiconductor memory device comprises: a memory cell array in which nonvolatile memory cells each including a first electrode, a pair of second electrodes, and a charge retention part are arranged in row and column directions like a matrix; a read circuit for selecting a pair of the first and second bit lines connected to a selected memory cell to be read, applying first and second read voltages to the selected first and second bit lines, respectively, and detecting a magnitude of a memory cell current flowing in the selected memory cell, at the time of reading; a voltage applying means for applying the second read voltage to a second adjacent bit line adjacent to the selected second bit line on the opposite side of the first bit line; and a short-circuit means for short-circuiting the selected second bit line and the second adjacent bit line.
    • 虚拟接地型半导体存储器件包括:存储单元阵列,其中包括第一电极,一对第二电极和电荷保持部分的非易失性存储单元排列成像矩阵的行和列方向; 读取电路,用于选择连接到要读取的所选择的存储器单元的一对第一和第二位线,将第一和第二读取电压分别施加到所选择的第一和第二位线,并且检测存储单元电流的大小 在读取时流入所选存储单元; 电压施加装置,用于将第二读取电压施加到与第一位线的相对侧上的所选择的第二位线相邻的第二相邻位线; 以及用于短路所选择的第二位线和第二相邻位线的短路装置。