会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明申请
    • VOLTAGE CONTROLLED OSCILLATOR
    • 电压控制振荡器
    • US20080197932A1
    • 2008-08-21
    • US12031809
    • 2008-02-15
    • Yasuhiro TAKAI
    • Yasuhiro TAKAI
    • H03K3/03
    • H03K3/0322H03K5/133H03L7/0995
    • A voltage controlled oscillator that is a differential ring oscillator type voltage controlled oscillator that, by connecting in cascade differential delay elements to which differential clock signals of a mutually reverse phase are input and controlling the current that flows to the differential delay elements by a bias voltage, controls a delay amount of this differential clock signal, having a phase detection portion that outputs a detection signal by comparing an output voltage of the differential output of any differential delay element and a reference voltage that is set to a voltage that detects an abnormal operation, and a cross-coupled circuit that is provided at each of the differential delay elements and, when the detection signal is input, amplifies the potential difference between the pair of differential output terminals.
    • 一种压控振荡器,其是差分环形振荡器型压控振荡器,其通过连接到级联差分延迟元件中,相位反相的差分时钟信号被输入到差分延迟元件中,并且通过偏置电压来控制流向差分延迟元件的电流 控制该差分时钟信号的延迟量,具有相位检测部分,该相位检测部分通过比较任何差分延迟元件的差分输出的输出电压和设置为检测异常运算的电压的参考电压来输出检测信号 以及设置在每个差分延迟元件处的交叉耦合电路,并且当输入检测信号时,放大该对差分输出端子之间的电位差。
    • 3. 发明申请
    • DELAY CIRCUIT AND DELAY SYNCHRONIZATION LOOP DEVICE
    • 延迟电路和延迟同步环路装置
    • US20080136485A1
    • 2008-06-12
    • US12027766
    • 2008-02-07
    • Yasuhiro TAKAIShotaro KOBAYASHI
    • Yasuhiro TAKAIShotaro KOBAYASHI
    • H03H11/26
    • H03K5/133H03K5/135H03K2005/00058H03K2005/00241H03K2005/00247H03K2005/00273H03L7/0814H03L7/087
    • A delay circuit includes a first delay line circuit having a plurality of stages of delay units, a second delay line circuit having a plurality of stages of delay units, a plurality of transfer circuits provided in association with respective stages of the delay units of the first delay line circuit, the transfer circuits controlling the transfer of the outputs of the delay units of the first delay line circuit to associated stages of the delay units of the second delay line circuit. The delay units of respective stages of the first delay line circuit inverting input signals. Each stage delay unit of the second delay line circuit includes a logic circuit receiving an output signal of the transfer circuit associated with the delay unit in question and an output signal of a preceding stage to send an output signal to a following stage. The duty ratio is rendered variable by independently selecting the rising edge of the input signal and a propagation path of the falling edge.
    • 延迟电路包括具有多级延迟单元的第一延迟线电路,具有多级延迟单元的第二延迟线电路,与第一延迟单元的延迟单元的相应级相关联地设置的多个传输电路 延迟线电路,所述传送电路控制第一延迟线电路的延迟单元的输出到第二延迟线电路的延迟单元的相关级的传送。 第一延迟线电路各级的延迟单元反相输入信号。 第二延迟线电路的各级延迟单元包括接收与所讨论的延迟单元相关联的传送电路的输出信号的逻辑电路和将前一级的输出信号发送到后级的输出信号。 通过独立地选择输入信号的上升沿和下降沿的传播路径,使占空比变化。
    • 4. 发明申请
    • SEMICONDUCTOR MEMORY DEVICE AND TEST METHOD THEREFOR
    • 半导体存储器件及其测试方法
    • US20070206430A1
    • 2007-09-06
    • US11747552
    • 2007-05-11
    • Yasuhiro TAKAI
    • Yasuhiro TAKAI
    • G11C29/08
    • G11C29/50016G11C11/401G11C11/406G11C11/40622G11C29/14
    • Disclosed is a semiconductor memory device, in which the refresh period of a fail cell or cells is set so as to be shorter than that of the normal cells, comprises a control circuit for exercising control in such a manner that, if, when refreshing the cell of a first address, generated responsive to a refresh command, with an input control signal being of a first value, a second address, differing as to the value of a predetermined bit from the first address, is determined to correspond to a fail cell, based on the information ore-programmed in a refresh redundant ROM, the cell of the second address is refreshed, and also in such a manner that, if, with the input control signal of a second value, the second address, differing as to the value of a predetermined bit from the first address, is determined to correspond to a fail cell, based on the predetermined information, only the cell of the second address is refreshed, without refreshing the cell of the first address, generated responsive to the refresh command.
    • 公开了一种半导体存储器件,其中将故障单元或单元的刷新周期设置为短于正常单元的刷新周期,包括用于以这样的方式进行控制的控制电路,即如果在刷新 被确定为响应于刷新命令产生的第一地址的单元,其中输入控制信号是第一值,对于来自第一地址的预定位不同的第二地址被确定为对应于故障单元 基于在刷新冗余ROM中编程的信息,第二地址的单元被刷新,并且还以这样的方式,如果利用第二值的输入控制信号,第二地址不同于 来自第一地址的预定比特的值被确定为对应于故障小区,基于预定信息,仅刷新第二地址的小区,而不刷新第一地址的小区,生成的响应 刷新命令。
    • 7. 发明申请
    • TIMING CONTROL CIRCUIT AND SEMICONDUCTOR STORAGE DEVICE
    • 时序控制电路和半导体存储器件
    • US20090066390A1
    • 2009-03-12
    • US12205668
    • 2008-09-05
    • Akira IDEYasuhiro TAKAITomonori SEKIGUCHIRiichiro TAKEMURASatoru AKIYAMAHiroaki NAKAYA
    • Akira IDEYasuhiro TAKAITomonori SEKIGUCHIRiichiro TAKEMURASatoru AKIYAMAHiroaki NAKAYA
    • H03H11/26
    • H03K5/15033
    • Disclosed is a timing control circuit which receives a first clock having a period T1 and a group of second clocks of L different phases (where L is a positive integer) spaced apart from each other at substantially equal intervals and which generates a fine timing signal delayed from the rising edge of the first clock by a delay td of approximately td=m·T1+n·(T2/L), where m and n are non-negative integers. The timing control circuit has a coarse delay circuit and a fine delay circuit. The coarse delay circuit counts the rising edges of the first clock after an activate signal is activated and generates a coarse timing signal delayed from the first clock by approximately m·T1. The fine delay circuit has a circuit which, after the activate signal is activated, detects a second clock, which has a rising edge that immediately follows the rising edge of the first clock, from among the group of L-phase second clocks. Using the edge-detection information, the fine delay circuit generates a fine timing signal for which the amount of delay from the coarse timing signal is approximately n·(T2/L). The values of m and n can be set by registers.
    • 公开了一种定时控制电路,其以基本相等的间隔接收具有周期T1和L个不同相位(其中L是正整数)的第二时钟的一组第一时钟,并且产生延迟的精细定时信号 从第一时钟的上升沿开始约td = m.T1 + n。(T2 / L)的延迟td,其中m和n是非负整数。 定时控制电路具有粗略延迟电路和精细延迟电路。 粗略延迟电路在激活信号激活后对第一时钟的上升沿进行计数,并产生从第一个时钟延迟大约m.T1的粗略定时信号。 精细延迟电路具有在激活信号被激活之后,从一组L相第二时钟中检测出具有紧跟第一时钟的上升沿的上升沿的第二时钟的电路。 利用边缘检测信息,精细延迟电路产生从粗定时信号的延迟量近似为n的精细定时信号(T2 / L)。 m和n的值可以由寄存器设置。
    • 9. 发明申请
    • SHEET FEEDER
    • 板材进料器
    • US20080258380A1
    • 2008-10-23
    • US11863414
    • 2007-09-28
    • Yoshinobu OKUMURAYasushi MATSUTOMOHaruo SAYAMAYasunobu OHKAWAMichihiro YAMASHITAYuriko KAMEIYasuhiro TAKAI
    • Yoshinobu OKUMURAYasushi MATSUTOMOHaruo SAYAMAYasunobu OHKAWAMichihiro YAMASHITAYuriko KAMEIYasuhiro TAKAI
    • B65H7/02
    • B65H5/062B65H7/20B65H2220/09B65H2404/14B65H2511/20B65H2511/514B65H2513/10B65H2513/50B65H2557/23B65H2801/06B65H2220/03B65H2220/01B65H2220/02
    • A sheet feeder has a feed passage and includes feed roller pairs, sensors, and a controller. The feed roller pairs are arranged along the feed passage and feed sheets of paper in a feed direction along the passage by nipping the sheets. Each of the sensors is fitted at or near one of the feed roller pairs and senses a specified point on each of the sheets when the sheet is nipped by at least the associated roller pair. The controller includes a memory for storing reference feed timings as proper feed timings at each of which the specified points on the sheets should pass one of the sensors. The controller finds the real feed timing when each of the sensors senses the specified point on the sheet nipped by at least the associated roller pair. When each of the sensors senses the specified point on the sheet nipped by at least the associated roller pair, the controller finds the time difference between the associated reference feed timing and the associated real feed timing and controls, according to the found time difference, the feed speed at which the feed roller pair or pairs nipping the sheet feed it.
    • 送纸器具有进给通道,并且包括进给辊对,传感器和控制器。 馈送辊对沿着进给通道布置,并且通过夹住纸张沿着通道沿进给方向馈送纸张。 每个传感器安装在进给辊对中或附近,并且当片材被至少相关联的辊对夹持时,感测每个片材上的指定点。 控制器包括用于将参考馈送定时存储为适当的馈送定时的存储器,其中片材上的指定点将通过其中一个传感器。 当每个传感器感测到由​​至少相关联的辊对夹持的片材上的指定点时,控制器找到实际的进给定时。 当每个传感器感测至少被相关联的辊对夹紧的片材上的指定点时,控制器根据所发现的时间差找到相关联的基准馈送定时和相关联的实际馈送定时之间的时间差并进行控制, 进给辊对或夹紧片材的进给速度进给。
    • 10. 发明申请
    • DLL CIRCUIT AND SEMICONDUCTOR DEVICE HAVING THE SAME
    • DLL电路和具有相同功能的半导体器件
    • US20070210843A1
    • 2007-09-13
    • US11682662
    • 2007-03-06
    • Yasuhiro TAKAI
    • Yasuhiro TAKAI
    • H03L7/06
    • H03L7/0814H03L7/107
    • A DLL circuit comprising: delay circuits which output first and second delayed clock signals obtained by delaying the reference clock signal by a delay times selected according to control signals; an interpolation circuit which interpolates a phase difference between the delayed clock signals to output an internal clock signal; an output circuit which generates a predetermined signal; a dummy output circuit which has the same transmission characteristics as the output circuit and outputs a feedback clock signal having the same phase as the predetermined signal; a phase comparison circuit which compares phases of the reference clock signal and the feedback clock signal; delay control circuits which controls the control signals in a direction where both phases are equal; wherein the delay time of the second delayed clock signal is larger than the first delayed clock signal by an amount equivalent to one cycle of the reference clock signal.
    • 一种DLL电路,包括:延迟电路,其输出通过将所述参考时钟信号延迟由根据控制信号选择的延迟时间而获得的第一和第二延迟时钟信号; 内插电路,其对所述延迟的时钟信号之间的相位差进行内插以输出内部时钟信号; 产生预定信号的输出电路; 虚拟输出电路,其具有与所述输出电路相同的传输特性,并输出具有与所述预定信号相同相位的反馈时钟信号; 比较参考时钟信号和反馈时钟信号的相位的相位比较电路; 延迟控制电路,其在两相相等的方向上控制控制信号; 其中所述第二延迟时钟信号的延迟时间大于所述第一延迟时钟信号相当于所述参考时钟信号的一个周期的量。