会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 4. 发明授权
    • Method of fabricating pseudomorphic high electron mobility transistor
    • 制造假型高电子迁移率晶体管的方法
    • US07419862B2
    • 2008-09-02
    • US11446750
    • 2006-06-05
    • Jong Won LimHo Kyun AhnHong Gu JiWoo Jin ChangJae Kyoung MunHea Cheon Kim
    • Jong Won LimHo Kyun AhnHong Gu JiWoo Jin ChangJae Kyoung MunHea Cheon Kim
    • H01L21/336H01L21/8234
    • H01L29/7784H01L29/1029H01L29/66462
    • Provided is a method of fabricating a pseudomorphic high electron mobility transistor (PHEMT). The method includes the steps of: preparing a substrate including a channel layer and a capping layer that is the uppermost layer; forming a source and a drain on the capping layer; forming a first protective layer on the entire surface of the resultant structure and then patterning the first protective layer to expose a portion of the capping layer in a channel region; removing the exposed portion of the capping layer to form a first recess structure; forming a second protective layer on the entire surface of the resultant structure and then patterning the second protective layer to expose a portion of the substrate in the first recess structure so that a second recess structure is formed; forming a multilayered photoresist layer on the entire surface of the resultant structure and then patterning the multilayered photoresist layer to expose a portion of the substrate through the second recess structure and form a gate-shaped opening; and depositing a metal layer to fill the gate-shaped opening and then removing the multilayered photoresist layer to form a gate connected to the substrate through the second recess structure.
    • 提供了制造假象高电子迁移率晶体管(PHEMT)的方法。 该方法包括以下步骤:制备包括沟道层和作为最上层的覆盖层的衬底; 在封盖层上形成源极和漏极; 在所得结构的整个表面上形成第一保护层,然后图案化第一保护层以暴露沟道区中的覆盖层的一部分; 去除所述覆盖层的暴露部分以形成第一凹陷结构; 在所得结构的整个表面上形成第二保护层,然后构图第二保护层,以暴露第一凹陷结构中的基底的一部分,从而形成第二凹陷结构; 在所得结构的整个表面上形成多层光致抗蚀剂层,然后构图多层光致抗蚀剂层,以通过第二凹陷结构暴露出基板的一部分并形成栅极形开口; 以及沉积金属层以填充所述栅极开口,然后移除所述多层光致抗蚀剂层,以形成通过所述第二凹陷结构连接到所述衬底的栅极。
    • 5. 发明申请
    • Method of fabricating pseudomorphic high electron mobility transistor
    • 制造假型高电子迁移率晶体管的方法
    • US20070134862A1
    • 2007-06-14
    • US11446750
    • 2006-06-05
    • Jong Won LimHo Kyun AhnHong Gu JiWoo Jin ChangJae Kyoung MunHea Cheon Kim
    • Jong Won LimHo Kyun AhnHong Gu JiWoo Jin ChangJae Kyoung MunHea Cheon Kim
    • H01L21/8234
    • H01L29/7784H01L29/1029H01L29/66462
    • Provided is a method of fabricating a pseudomorphic high electron mobility transistor (PHEMT). The method includes the steps of: preparing a substrate including a channel layer and a capping layer that is the uppermost layer; forming a source and a drain on the capping layer; forming a first protective layer on the entire surface of the resultant structure and then patterning the first protective layer to expose a portion of the capping layer in a channel region; removing the exposed portion of the capping layer to form a first recess structure; forming a second protective layer on the entire surface of the resultant structure and then patterning the second protective layer to expose a portion of the substrate in the first recess structure so that a second recess structure is formed; forming a multilayered photoresist layer on the entire surface of the resultant structure and then patterning the multilayered photoresist layer to expose a portion of the substrate through the second recess structure and form a gate-shaped opening; and depositing a metal layer to fill the gate-shaped opening and then removing the multilayered photoresist layer to form a gate connected to the substrate through the second recess structure.
    • 提供了制造假象高电子迁移率晶体管(PHEMT)的方法。 该方法包括以下步骤:制备包括沟道层和作为最上层的覆盖层的衬底; 在封盖层上形成源极和漏极; 在所得结构的整个表面上形成第一保护层,然后图案化第一保护层以暴露沟道区中的覆盖层的一部分; 去除所述覆盖层的暴露部分以形成第一凹陷结构; 在所得结构的整个表面上形成第二保护层,然后构图第二保护层,以暴露第一凹陷结构中的基底的一部分,从而形成第二凹陷结构; 在所得结构的整个表面上形成多层光致抗蚀剂层,然后构图多层光致抗蚀剂层,以通过第二凹陷结构暴露出基板的一部分并形成栅极形开口; 以及沉积金属层以填充所述栅极开口,然后移除所述多层光致抗蚀剂层,以形成通过所述第二凹陷结构连接到所述衬底的栅极。
    • 6. 发明授权
    • Microwave power amplifier
    • 微波功率放大器
    • US06940354B2
    • 2005-09-06
    • US10735037
    • 2003-12-11
    • Dong Min KangHyung Sup YoonHea Cheon KimKyoung Ik Cho
    • Dong Min KangHyung Sup YoonHea Cheon KimKyoung Ik Cho
    • H03F3/189H03F3/60H03F3/68H03F3/191
    • H03F3/605
    • A microwave power amplifier comprising a drive amplifying stage includes power elements, gate and drain bias circuits of the power elements, a RC parallel circuit connected between input port and gates of said power elements, a shunt resistor connected between ground terminal and said gates of power elements, and a negative feedback circuit connected in series with resistors and capacitors and in parallel with the power elements. An interstage matching circuit is connected in series with the drive amplifying stage; and a power amplifying stage including power elements connected in parallel with a power divider and a power coupler, gate and drain bias circuits of said power elements, a RC parallel circuit connected between the gates of power elements and the interstage matching circuit, and a shunt resistor connected between a ground and the gates of power elements.
    • 包括驱动放大级的微波功率放大器包括功率元件,功率元件的栅极和漏极偏置电路,连接在所述功率元件的输入端口和栅极之间的RC并联电路,连接在接地端子和所述功率门之间的分流电阻器 元件和与电阻器和电容器串联连接并与功率元件并联的负反馈电路。 级间匹配电路与驱动放大级串联; 以及功率放大级,包括与功率分配器和功率耦合器并联连接的功率元件,所述功率元件的栅极和漏极偏置电路,连接在功率元件的栅极和级间匹配电路之间的RC并联电路,以及分流器 电阻连接在地和功率元件的门之间。
    • 7. 发明授权
    • Method of manufacturing a self-aligned gate transistor with P-type impurities selectively implanted below the gate, source and drain electrodes
    • 制造具有P型杂质的自对准栅极晶体管的方法,其选择性地注入栅极,源极和漏极之下
    • US06541319B2
    • 2003-04-01
    • US10032754
    • 2001-12-26
    • Jae Kyoung MunHea Cheon KimJong Won Lim
    • Jae Kyoung MunHea Cheon KimJong Won Lim
    • H01L21338
    • H01L29/66848
    • The present invention provides a self-aligned gate transistor. The present invention implants P-type impurity ions only below a channel region below a gate and below a source and drain electrode on semiconductor substrate having an ion implantation channel layer without implanting the P-type impurity ions into a narrow region between the source-gate and the gate-drain, deposits a gate metal and etches the gate pattern. In this case, the length (Lg) of the gate is defined to be narrower than the length (Lch-g) into which P-type impurity ions are implanted below the channel layer, thus improving a pinch-off characteristic. A method of manufacturing a field effect transistor having a self aligned gate according to the present invention comprises the steps of implanting P-type impurity ions only below a channel region below a gate and below a source and drain electrode; and depositing a refractory gate metal having a good high temperature stability to form a gate pattern using a dry etch method.
    • 本发明提供一种自对准栅极晶体管。 本发明仅在栅极下方的沟道区域的下方并且在具有离子注入沟道层的半导体衬底上的源极和漏极电极下方注入P型杂质离子,而不将P型杂质离子注入到源极栅极之间的窄区域 并且栅极 - 漏极沉积栅极金属并蚀刻栅极图案。 在这种情况下,栅极的长度(Lg)被定义为比在沟道层下方注入P型杂质离子的长度(Lch-g)窄,从而提高夹断特性。 根据本发明的制造具有自对准栅极的场效应晶体管的方法包括以下步骤:将P型杂质离子注入仅在栅极下方的沟道区域的下方以及源极和漏极之下; 以及沉积具有良好的高温稳定性的难熔栅极金属,以使用干蚀刻法形成栅极图案。