会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明申请
    • Gate-controlled electron-emitter array panel, active matrix display including the same, and method of manufacturing the panel
    • 门控电子发射器阵列面板,包括相同的有源矩阵显示器以及制造面板的方法
    • US20060232191A1
    • 2006-10-19
    • US11377463
    • 2006-03-16
    • Jeong-Hwan Yang
    • Jeong-Hwan Yang
    • H01J1/62
    • H01J29/02H01J29/467H01J29/48H01J31/127
    • An active matrix display comprising an array of gate-controlled surface-conduction electron-emitter devices (GC_SEDs). Each gate-controlled_surface-conduction electron-emitter device (GC_SED) comprises a first electrode, and a pair of (second and third) electrodes that are insulated from the first electrode and that are spaced apart from each other to bound an electron-emitting area overlapping the first electrode. The potential barrier in the electron-emitting area (slit) between the second and third electrodes is modulated (controlled, switched) by applying a voltage to the first electrode that serves as a gate that effectively controls the tunneling of the electrons, between the second and third electrodes. Efficient electron tunneling is allowed through modulation of potential barrier by the first electrode functioning as a gate even though the distance (width of the electron-emitting area, slit) between the second and third electrodes may be significantly more than 10 nanometers.
    • 一种有源矩阵显示器,包括栅极控制的表面传导电子发射器件(GC_SED)阵列。 每个栅极控制的表面传导电子发射器件(GC_SED)包括第一电极和一对(第二和第三)电极,其与第一电极绝缘并且彼此间隔开以结合电子发射区域 与第一电极重叠。 在第二和第三电极之间的电子发射区(狭缝)中的势垒通过向用作有效控制电子的隧穿的第一电极施加电压而被调制(控制,切换),第二 和第三电极。 即使第二电极和第三电极之间的距离(电子发射区域,狭缝的宽度)可能明显大于10纳米,通过用作栅极的第一电极的势垒的调制允许有效的电子隧穿。
    • 3. 发明授权
    • Semiconductor device with different lattice properties
    • 具有不同晶格特性的半导体器件
    • US07129517B2
    • 2006-10-31
    • US10801651
    • 2004-03-17
    • Jeong-Hwan Yang
    • Jeong-Hwan Yang
    • H01L29/06H01L31/072H01L31/109H01L31/0328H01L31/0336
    • H01L29/785H01L21/823828H01L29/1054H01L29/66795H01L29/78687Y10S257/903
    • To reduce a current loss through a channel and improve electron mobility, a first semiconductor layer and a second semiconductor layer (sequentially formed on a semiconductor substrate) have different lattice properties. The first semiconductor layer and the second semiconductor layer may be etched to form a first semiconductor pattern. A third semiconductor layer having a lattice property substantially identical to that of the first semiconductor layer may be formed over the first semiconductor pattern. The third semiconductor layer may then be etched to form a second semiconductor pattern. A gate may be formed on the second semiconductor pattern. The contact surface between the second semiconductor pattern and the gate pattern may consequently increased to reduce a current loss. Further, the lattice properties may be changed to improve electron mobility of the semiconductor layers.
    • 为了减少通过沟道的电流损耗并提高电子迁移率,第一半导体层和第二半导体层(依次形成在半导体衬底上)具有不同的晶格特性。 可以蚀刻第一半导体层和第二半导体层以形成第一半导体图案。 可以在第一半导体图案之上形成具有与第一半导体层基本相同的晶格特性的第三半导体层。 然后可以蚀刻第三半导体层以形成第二半导体图案。 可以在第二半导体图案上形成栅极。 因此,可以增加第二半导体图案和栅极图案之间的接触表面以减小电流损耗。 此外,可以改变晶格特性以改善半导体层的电子迁移率。
    • 4. 发明授权
    • Method of fabricating non-volatile flash memory device having at least two different channel concentrations
    • 制造具有至少两个不同通道浓度的非易失性闪速存储器件的方法
    • US07932154B2
    • 2011-04-26
    • US12007097
    • 2008-01-07
    • Sang-Su KimSung-Taeg KangIn-Wook ChoJeong-Hwan Yang
    • Sang-Su KimSung-Taeg KangIn-Wook ChoJeong-Hwan Yang
    • H01L21/334
    • H01L29/66833H01L21/28282H01L29/792
    • In a non-volatile flash memory device, and a method of fabricating the same, the device includes a semiconductor substrate, a source region and a drain region disposed in the semiconductor substrate to be spaced apart from each other, a tunneling layer pattern, a charge trap layer pattern and a shielding layer pattern, which are sequentially stacked on the semiconductor substrate between the source region and the drain region, adjacent to the source region, a first channel region disposed in the semiconductor substrate below the tunneling layer pattern, a gate insulating layer disposed on the semiconductor substrate between the drain region and the first channel region, a second channel region disposed in the semiconductor substrate below the gate insulating layer, a concentration of the second channel region being different from that of the first channel region, and a gate electrode covering the shielding layer pattern and the gate insulating layer.
    • 在非易失性闪速存储器件及其制造方法中,该器件包括半导体衬底,设置在半导体衬底中的源极区和漏极区以彼此间隔开,隧道层图案, 电荷陷阱层图案和屏蔽层图案,它们在与源极区相邻的源极区域和漏极区域之间的半导体衬底上依次层叠,设置在半导体衬底中的在隧道层图案下方的第一沟道区域,栅极 在所述漏极区域和所述第一沟道区域之间设置在所述半导体衬底上的绝缘层,设置在所述半导体衬底中的所述栅极绝缘层下方的第二沟道区域,所述第二沟道区域的浓度与所述第一沟道区域的浓度不同,以及 覆盖屏蔽层图案的栅电极和栅极绝缘层。
    • 5. 发明授权
    • Semiconductor device with different lattice properties
    • 具有不同晶格特性的半导体器件
    • US07227175B2
    • 2007-06-05
    • US11494445
    • 2006-07-28
    • Jeong-Hwan Yang
    • Jeong-Hwan Yang
    • H01L29/06H01L31/00H01L29/76H01L29/94
    • H01L29/785H01L21/823828H01L29/1054H01L29/66795H01L29/78687Y10S257/903
    • To reduce a current loss through a channel and improve electron mobility, a first semiconductor layer and a second semiconductor layer (sequentially formed on a semiconductor substrate) have different lattice properties. The first semiconductor layer and the second semiconductor layer may be etched to form a first semiconductor pattern. A third semiconductor layer having a lattice property substantially identical to that of the first semiconductor layer may be formed over the first semiconductor pattern. The third semiconductor layer may then be etched to form a second semiconductor pattern. A gate may be formed on the second semiconductor pattern. The contact surface between the second semiconductor pattern and the gate pattern may consequently increased to reduce a current loss. Further, the lattice properties may be changed to improve electron mobility of the semiconductor layers.
    • 为了减小通过沟道的电流损耗并提高电子迁移率,第一半导体层和第二半导体层(依次形成在半导体衬底上)具有不同的晶格特性。 可以蚀刻第一半导体层和第二半导体层以形成第一半导体图案。 可以在第一半导体图案之上形成具有与第一半导体层基本相同的晶格特性的第三半导体层。 然后可以蚀刻第三半导体层以形成第二半导体图案。 可以在第二半导体图案上形成栅极。 因此,可以增加第二半导体图案和栅极图案之间的接触表面以减小电流损耗。 此外,可以改变晶格特性以改善半导体层的电子迁移率。
    • 6. 发明授权
    • Method of manufacturing a semiconductor device with different lattice properties
    • 具有不同晶格特性的半导体器件的制造方法
    • US07151019B2
    • 2006-12-19
    • US11494470
    • 2006-07-28
    • Jeong-Hwan Yang
    • Jeong-Hwan Yang
    • H01L21/338H01L21/00H01L21/76H01L21/336H01L21/8234
    • H01L29/785H01L21/823828H01L29/1054H01L29/66795H01L29/78687Y10S257/903
    • To reduce a current loss through a channel and improve electron mobility, a first semiconductor layer and a second semiconductor layer (sequentially formed on a semiconductor substrate) have different lattice properties. The first semiconductor layer and the second semiconductor layer may be etched to form a first semiconductor pattern. A third semiconductor layer having a lattice property substantially identical to that of the first semiconductor layer may be formed over the first semiconductor pattern. The third semiconductor layer may then be etched to form a second semiconductor pattern. A gate may be formed on the second semiconductor pattern. The contact surface between the second semiconductor pattern and the gate pattern may consequently increased to reduce a current loss. Further, the lattice properties may be changed to improve electron mobility of the semiconductor layers.
    • 为了减小通过沟道的电流损耗并提高电子迁移率,第一半导体层和第二半导体层(依次形成在半导体衬底上)具有不同的晶格特性。 可以蚀刻第一半导体层和第二半导体层以形成第一半导体图案。 可以在第一半导体图案之上形成具有与第一半导体层基本相同的晶格特性的第三半导体层。 然后可以蚀刻第三半导体层以形成第二半导体图案。 可以在第二半导体图案上形成栅极。 因此,可以增加第二半导体图案和栅极图案之间的接触表面以减小电流损耗。 此外,可以改变晶格特性以改善半导体层的电子迁移率。
    • 7. 发明授权
    • Semiconductor device having a triple gate transistor and method for manufacturing the same
    • 具有三栅极晶体管的半导体器件及其制造方法
    • US08159006B2
    • 2012-04-17
    • US12008232
    • 2008-01-09
    • Shigenobu MaedaJeong-Hwan YangJunga Choi
    • Shigenobu MaedaJeong-Hwan YangJunga Choi
    • H01L29/06
    • H01L29/7854H01L29/045H01L29/66795H01L29/785H01L29/7855
    • In a semiconductor capable of reducing NBTI and a method for manufacturing the same, a multi-gate transistor includes an active region, gate dielectric, channels in the active region, and gate electrodes, and is formed on a semiconductor wafer. The active region has a top and side surfaces, and is oriented in a first direction. The gate dielectric is formed on the top and side surfaces of the active region. The channels are formed in the top and side surfaces of the active region. The gate electrodes are formed on the gate dielectric corresponding to the channels and aligned perpendicular to the active region such that current flows in the first direction. In one aspect of the invention, an SOI layer having a second orientation indicator in a second direction is formed on a supporting substrate having a first orientation indicator in a first direction. A multi-gate transistor is formed on the SOI layer. The first direction and the second direction are the same, or the first direction is at 45 degrees with respect to the second direction. In another aspect of the invention, the intersection of the top and side surfaces of the active region are curved, further reducing NBTI. In another aspect of the invention, a multi-gate transistor is formed on a shallow trench isolation region of a bulk wafer.
    • 在能够减少NBTI的半导体及其制造方法中,多栅极晶体管包括有源区,栅极电介质,有源区中的沟道和栅电极,并形成在半导体晶片上。 有源区具有顶表面和侧表面,并且在第一方向上定向。 栅电介质形成在有源区的顶表面和侧表面上。 通道形成在有源区域的顶表面和侧表面中。 栅极电极形成在对应于沟道的栅极电介质上并垂直于有源区域排列,使得电流在第一方向上流动。 在本发明的一个方面中,在具有第一方向的第一取向指示器的支撑基板上形成具有第二方向的第二取向指示器的SOI层。 在SOI层上形成多栅极晶体管。 第一方向和第二方向相同,或者第一方向相对于第二方向成45度。 在本发明的另一方面,活性区域的顶表面和侧表面的交叉是弯曲的,进一步减少了NBTI。 在本发明的另一方面,多栅晶体管形成在体晶片的浅沟槽隔离区上。
    • 8. 发明申请
    • Method of fabricating non-volatile flash memory device having at least two different channel concentrations
    • 制造具有至少两个不同通道浓度的非易失性闪速存储器件的方法
    • US20080108197A1
    • 2008-05-08
    • US12007097
    • 2008-01-07
    • Sang-Su KimSung-Taeg KangIn-Wook ChoJeong-Hwan Yang
    • Sang-Su KimSung-Taeg KangIn-Wook ChoJeong-Hwan Yang
    • H01L21/334
    • H01L29/66833H01L21/28282H01L29/792
    • In a non-volatile flash memory device, and a method of fabricating the same, the device includes a semiconductor substrate, a source region and a drain region disposed in the semiconductor substrate to be spaced apart from each other, a tunneling layer pattern, a charge trap layer pattern and a shielding layer pattern, which are sequentially stacked on the semiconductor substrate between the source region and the drain region, adjacent to the source region, a first channel region disposed in the semiconductor substrate below the tunneling layer pattern, a gate insulating layer disposed on the semiconductor substrate between the drain region and the first channel region, a second channel region disposed in the semiconductor substrate below the gate insulating layer, a concentration of the second channel region being different from that of the first channel region, and a gate electrode covering the shielding layer pattern and the gate insulating layer.
    • 在非易失性闪速存储器件及其制造方法中,该器件包括半导体衬底,设置在半导体衬底中的源极区和漏极区以彼此间隔开,隧道层图案, 电荷陷阱层图案和屏蔽层图案,它们在与源极区相邻的源极区域和漏极区域之间的半导体衬底上依次层叠,设置在半导体衬底中的在隧道层图案下方的第一沟道区域,栅极 在所述漏极区域和所述第一沟道区域之间设置在所述半导体衬底上的绝缘层,设置在所述半导体衬底中的所述栅极绝缘层下方的第二沟道区域,所述第二沟道区域的浓度与所述第一沟道区域的浓度不同,以及 覆盖屏蔽层图案的栅电极和栅极绝缘层。
    • 9. 发明授权
    • Non-volatile flash memory device having at least two different channel concentrations and method of fabricating the same
    • 具有至少两种不同通道浓度的非挥发性闪存器件及其制造方法
    • US07320920B2
    • 2008-01-22
    • US11097281
    • 2005-04-04
    • Sang-Su KimSung-Taeg KangIn-Wook ChoJeong-Hwan Yang
    • Sang-Su KimSung-Taeg KangIn-Wook ChoJeong-Hwan Yang
    • H01L21/334
    • H01L29/66833H01L21/28282H01L29/792
    • In a non-volatile flash memory device, and a method of fabricating the same, the device includes a semiconductor substrate, a source region and a drain region disposed in the semiconductor substrate to be spaced apart from each other, a tunneling layer pattern, a charge trap layer pattern and a shielding layer pattern, which are sequentially stacked on the semiconductor substrate between the source region and the drain region, adjacent to the source region, a first channel region disposed in the semiconductor substrate below the tunneling layer pattern, a gate insulating layer disposed on the semiconductor substrate between the drain region and the first channel region, a second channel region disposed in the semiconductor substrate below the gate insulating layer, a concentration of the second channel region being different from that of the first channel region, and a gate electrode covering the shielding layer pattern and the gate insulating layer.
    • 在非易失性闪速存储器件及其制造方法中,该器件包括半导体衬底,设置在半导体衬底中的源极区和漏极区以彼此间隔开,隧道层图案, 电荷陷阱层图案和屏蔽层图案,它们在与源极区相邻的源极区域和漏极区域之间的半导体衬底上依次层叠,设置在半导体衬底中的在隧道层图案下方的第一沟道区域,栅极 在所述漏极区域和所述第一沟道区域之间设置在所述半导体衬底上的绝缘层,设置在所述半导体衬底中的所述栅极绝缘层下方的第二沟道区域,所述第二沟道区域的浓度与所述第一沟道区域的浓度不同,以及 覆盖屏蔽层图案的栅电极和栅极绝缘层。
    • 10. 发明申请
    • Non-volatile flash memory device having at least two different channel concentrations and method of fabricating the same
    • 具有至少两种不同通道浓度的非挥发性闪存器件及其制造方法
    • US20060011965A1
    • 2006-01-19
    • US11097281
    • 2005-04-04
    • Sang-Su KimSung-Taeg KangIn-Wook ChoJeong-Hwan Yang
    • Sang-Su KimSung-Taeg KangIn-Wook ChoJeong-Hwan Yang
    • H01L29/76
    • H01L29/66833H01L21/28282H01L29/792
    • In a non-volatile flash memory device, and a method of fabricating the same, the device includes a semiconductor substrate, a source region and a drain region disposed in the semiconductor substrate to be spaced apart from each other, a tunneling layer pattern, a charge trap layer pattern and a shielding layer pattern, which are sequentially stacked on the semiconductor substrate between the source region and the drain region, adjacent to the source region, a first channel region disposed in the semiconductor substrate below the tunneling layer pattern, a gate insulating layer disposed on the semiconductor substrate between the drain region and the first channel region, a second channel region disposed in the semiconductor substrate below the gate insulating layer, a concentration of the second channel region being different from that of the first channel region, and a gate electrode covering the shielding layer pattern and the gate insulating layer.
    • 在非易失性闪速存储器件及其制造方法中,该器件包括半导体衬底,设置在半导体衬底中的源极区和漏极区以彼此间隔开,隧道层图案, 电荷陷阱层图案和屏蔽层图案,它们在与源极区相邻的源极区域和漏极区域之间的半导体衬底上依次层叠,设置在半导体衬底中的在隧道层图案下方的第一沟道区域,栅极 在所述漏极区域和所述第一沟道区域之间设置在所述半导体衬底上的绝缘层,设置在所述半导体衬底中的所述栅极绝缘层下方的第二沟道区域,所述第二沟道区域的浓度与所述第一沟道区域的浓度不同,以及 覆盖屏蔽层图案的栅电极和栅极绝缘层。