会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • Semiconductor memory
    • 半导体存储器
    • US06925027B2
    • 2005-08-02
    • US10698450
    • 2003-11-03
    • Satoshi EtoToshikazu NakamuraToshiya Miyo
    • Satoshi EtoToshikazu NakamuraToshiya Miyo
    • G11C11/403G11C7/22G11C11/406G11C11/4076G11C11/4193G11C7/00
    • G11C7/22G11C11/406G11C11/4076G11C2207/2227G11C2211/4067
    • A semiconductor memory with a memory core for dynamically holding data in which a data collision at the time of the semiconductor memory making the transition from a standby state to a nonstandby state is prevented. A first buffer circuit inputs an enable signal for controlling a standby state or a nonstandby state. A second buffer circuit outputs a predetermined logic signal or a read/write signal for controlling the reading of data from or the writing of data to the memory core in accordance with the enable signal. A third buffer circuit outputs an inverted signal obtained by inverting the logic signal or the read/write signal in accordance with the enable signal. A control circuit controls the reading or writing of the data by the read/write signal outputted from the second buffer circuit. A data output control circuit controls the inputting of the data from or the outputting of the data to the outside by the inverted signal or the read/write signal outputted from the third buffer circuit.
    • 一种具有用于动态保持数据的存储器的半导体存储器,其中半导体存储器从待机状态转换到非状态时的数据冲突被防止。 第一缓冲电路输入用于控制待机状态或非状态的使能信号。 第二缓冲电路根据使能信号输出预定的逻辑信号或读/写信号,用于控制数据的读取或向数据的写入。 第三缓冲电路根据使能信号输出通过反相逻辑信号或读/写信号而获得的反相信号。 控制电路通过从第二缓冲电路输出的读/写信号来控制数据的读取或写入。 数据输出控制电路通过从第三缓冲电路输出的反相信号或读/写信号来控制数据的输入或输出到外部。
    • 5. 发明授权
    • Semiconductor device
    • 半导体器件
    • US07243274B2
    • 2007-07-10
    • US11206170
    • 2005-08-18
    • Masafumi YamazakiTakaaki SuzukiToshikazu NakamuraSatoshi EtoToshiya MiyoAyako SatoTakayuki YonedaNoriko Kawamura
    • Masafumi YamazakiTakaaki SuzukiToshikazu NakamuraSatoshi EtoToshiya MiyoAyako SatoTakayuki YonedaNoriko Kawamura
    • G11C29/00
    • G11C29/48G11C29/36
    • An external terminal receives an external signal so as to access the first and second memory chips. The test starting terminal receives a test starting signal activated when the first or second memory chip is tested and inactivated when the first and second memory chips are normally operated. The access signal generator converts the external signal to a memory access signal of the first memory chip. The first selector selects the external signal, which is a test signal, during activation of the test starting signal, selects the memory access signal during the inactivation of the test starting signal. That is, during the test modes, the first memory chip can be directly accessed from the exterior. For this reason, the test program for testing the first memory chip alone can be diverted as the test program following an assembly of the semiconductor device.
    • 外部终端接收外部信号以访问第一和第二存储器芯片。 当第一和第二存储器芯片正常工作时,测试启动终端接收到测试启动信号,当第一或第二存储器芯片被测试和非激活时激活。 访问信号发生器将外部信号转换为第一存储器芯片的存储器访问信号。 第一选择器在激活测试启动信号期间选择作为测试信号的外部信号,在测试启动信号失效期间选择存储器访问信号。 也就是说,在测试模式期间,可以从外部直接访问第一存储器芯片。 因此,在半导体器件的组装之后,用于单独测试第一存储器芯片的测试程序可以作为测试程序转移。
    • 6. 发明申请
    • Semiconductor integrated circuit
    • 半导体集成电路
    • US20050052935A1
    • 2005-03-10
    • US10968072
    • 2004-10-20
    • Toshiya MiyoToshikazu NakamuraSatoshi Eto
    • Toshiya MiyoToshikazu NakamuraSatoshi Eto
    • G11C11/4097G11C8/00
    • G11C11/4097
    • Second memory cells of a second memory block each have an area 2a times (a is a positive integer) that of each first memory cell of a first memory block. Sizing the first and second memory cells in a predetermined ratio can make easily identical the dimensions of the first memory block and the second memory block. Consequently, it is possible to easily align peripheral circuits to lie around the plurality of first and second memory blocks, such as decoders. This also facilitates the wiring of signal lines to be connected to the peripheral circuits. This makes it possible to improve the layout design efficiency for a semiconductor integrated circuit. Thus, a plurality of types of memory blocks can be formed on a semiconductor integrated circuit efficiently. The semiconductor integrated circuit can be prevented from increasing in chip size depending on the layout design, owing to its simplified layout.
    • 第二存储器块的第二存储器单元各自具有第一存储器块的每个第一存储器单元的区域2。 以预定比例对第一和第二存储器单元进行尺寸可以使得第一存储块和第二存储块的尺寸容易相同。 因此,可以容易地将外围电路对准在诸如解码器之类的多个第一和第二存储器块周围。 这也有助于连接到外围电路的信号线的布线。 这使得可以提高半导体集成电路的布局设计效率。 因此,可以有效地在半导体集成电路上形成多种类型的存储块。 由于布局简单,可以防止半导体集成电路因布局设计而增加芯片尺寸。
    • 7. 发明授权
    • Semiconductor integrated circuit
    • 半导体集成电路
    • US07193922B2
    • 2007-03-20
    • US10968072
    • 2004-10-20
    • Toshiya MiyoToshikazu NakamuraSatoshi Eto
    • Toshiya MiyoToshikazu NakamuraSatoshi Eto
    • G11C8/00G11C5/06
    • G11C11/4097
    • Second memory cells of a second memory block each have an area 2a times (a is a positive integer) that of each first memory cell of a first memory block. Sizing the first and second memory cells in a predetermined ratio can make easily identical the dimensions of the first memory block and the second memory block. Consequently, it is possible to easily align peripheral circuits to lie around the plurality of first and second memory blocks, such as decoders. This also facilitates the wiring of signal lines to be connected to the peripheral circuits. This makes it possible to improve the layout design efficiency for a semiconductor integrated circuit. Thus, a plurality of types of memory blocks can be formed on a semiconductor integrated circuit efficiently. The semiconductor integrated circuit can be prevented from increasing in chip size depending on the layout design, owing to its simplified layout.
    • 第二存储器块的第二存储单元分别具有第一存储器块的每个第一存储器单元的区域2(a)为正整数)。 以预定比例对第一和第二存储器单元进行尺寸可以使得第一存储块和第二存储块的尺寸容易相同。 因此,可以容易地将外围电路对准在诸如解码器之类的多个第一和第二存储器块周围。 这也有助于连接到外围电路的信号线的布线。 这使得可以提高半导体集成电路的布局设计效率。 因此,可以有效地在半导体集成电路上形成多种类型的存储块。 由于布局简单,可以防止半导体集成电路因布局设计而增加芯片尺寸。