会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Semiconductor device
    • 半导体器件
    • US07342283B2
    • 2008-03-11
    • US11370038
    • 2006-03-08
    • Hisao IchijoHiroyoshi OguraYoshinobu SatoTeruhisa IkutaToru Terashita
    • Hisao IchijoHiroyoshi OguraYoshinobu SatoTeruhisa IkutaToru Terashita
    • H01L29/76H01L29/94H01L31/062H01L31/113H01L31/119
    • H01L27/1203H01L21/76264H01L29/0696H01L29/086H01L29/0878H01L29/42364H01L29/42368H01L29/7824
    • An object of the present invention is to provide a semiconductor device which enables to reduce the device area, while securing the breakdown voltage between the drain and the source of each MOS transistor for the semiconductor device including plural MOS transistors, which are arrayed adjacently each other, with different types of channel conductivity. The semiconductor device includes a semiconductor substrate, a buried oxide film and a semiconductor layer, and furthermore the semiconductor layer has an island-like semiconductor layer, in which a MOS transistor is formed, the MOS transistor has a source region, and a drain region that is positioned in the periphery of the source region, an island-like semiconductor layer, in which a MOS transistor is formed, the MOS transistor has a drain region, and a source region that is positioned in the periphery of the drain region, an isolation trench which isolates the former island-like semiconductor layer from other portions of the semiconductor layer, an isolation trench which isolates the latter island-like semiconductor layer from other portions of the semiconductor layer, and a buffer region, in which the electric potential is fixed to the lowest electric potential in a circuit, which prevents an electrical interference occurred between transistors.
    • 本发明的目的是提供一种半导体器件,其能够在确保包括多个相互排列的多个MOS晶体管的半导体器件的每个MOS晶体管的漏极和源极之间的击穿电压的同时,减小器件面积 ,具有不同类型的通道电导率。 半导体器件包括半导体衬底,掩埋氧化物膜和半导体层,此外,半导体层具有形成MOS晶体管的岛状半导体层,MOS晶体管具有源极区域和漏极区域 位于源极区域的外围的岛状半导体层,形成有MOS晶体管的岛状半导体层,MOS晶体管具有漏极区域和位于漏极区域的周围的源极区域, 将前述岛状半导体层与半导体层的其他部分隔离的隔离沟槽,将后述的岛状半导体层与半导体层的其他部分隔离的隔离沟槽和电位为 固定在电路中的最低电位,这防止晶体管之间发生电干扰。
    • 3. 发明申请
    • Semiconductor device
    • 半导体器件
    • US20060255406A1
    • 2006-11-16
    • US11370038
    • 2006-03-08
    • Hisao IchijoHiroyoshi OguraYoshinobu SatoTeruhisa IkutaToru Terashita
    • Hisao IchijoHiroyoshi OguraYoshinobu SatoTeruhisa IkutaToru Terashita
    • H01L27/12
    • H01L27/1203H01L21/76264H01L29/0696H01L29/086H01L29/0878H01L29/42364H01L29/42368H01L29/7824
    • An object of the present invention is to provide a semiconductor device which enables to reduce the device area, while securing the breakdown voltage between the drain and the source of each MOS transistor for the semiconductor device including plural MOS transistors, which are arrayed adjacently each other, with different types of channel conductivity. The semiconductor device includes a semiconductor substrate, a buried oxide film and a semiconductor layer, and furthermore the semiconductor layer has an island-like semiconductor layer, in which a MOS transistor is formed, the MOS transistor has a source region, and a drain region that is positioned in the periphery of the source region, an island-like semiconductor layer, in which a MOS transistor is formed, the MOS transistor has a drain region, and a source region is that is positioned in the periphery of the drain region, an isolation trench which isolates the former island-like semiconductor layer from other portions of the semiconductor layer, an isolation trench which isolates the latter island-like semiconductor layer from other portions of the semiconductor layer, and a buffer region, in which the electric potential is fixed to the lowest electric potential in a circuit, which prevents an electrical interference occurred between transistors.
    • 本发明的目的是提供一种半导体器件,其能够在确保包括多个相互排列的多个MOS晶体管的半导体器件的每个MOS晶体管的漏极和源极之间的击穿电压的同时,减小器件面积 ,具有不同类型的通道电导率。 半导体器件包括半导体衬底,掩埋氧化物膜和半导体层,此外,半导体层具有形成MOS晶体管的岛状半导体层,MOS晶体管具有源极区域和漏极区域 位于源极区域周围的岛状半导体层,形成有MOS晶体管的岛状半导体层,MOS晶体管具有漏极区域,源极区域位于漏极区域的周围, 将前述岛状半导体层与半导体层的其他部分隔离的隔离沟槽,将后述的岛状半导体层与半导体层的其他部分隔离的隔离沟槽和缓冲区域,其中电位 被固定在电路中的最低电位,这防止晶体管之间发生电干扰。