会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • Scan chain cell with delay testing capability
    • 具有延迟测试能力的扫描链电池
    • US07913131B2
    • 2011-03-22
    • US12007144
    • 2008-01-07
    • Teresa Louise McLaurin
    • Teresa Louise McLaurin
    • G01R31/28
    • G01R31/31858
    • A scan chain cell 24 is provided with a built-in delay testing capability. An inverter 32 generates an inverted form of the cell output which is available within the scan chain cell 24 for rapid use in forming a transition at the cell output Q. Clock gating circuitry 36, 38 is responsive to a hold signal to block the functional path 34, 26, 28 through the scan chain cell and hold the output signal when desired. The functional clock clk may be clocked twice at speed to trigger capture of the results of processing the output of the scan chain cell 24 for the non-inverted value followed by the (internally generated) inverted value, i.e. a signal transition. In this way delay testing of the functional circuitry 18 can be performed.
    • 扫描链单元24具有内置的延迟测试能力。 反相器32产生单元输出的反向形式,其在扫描链单元24内可用,用于在单元输出Q形成转换时快速使用。时钟选通电路36,38响应于保持信号以阻塞功能路径 34,26,28,并且在需要时保持输出信号。 功能时钟clk可以以两倍的速度进行计时,以触发捕获扫描链单元24的输出的结果,用于非反转值,后跟(内部产生的)反相值即信号转换。 以这种方式,可以执行功能电路18的延迟测试。
    • 6. 发明申请
    • Scan chain cell with delay testing capability
    • 具有延迟测试能力的扫描链电池
    • US20090177935A1
    • 2009-07-09
    • US12007144
    • 2008-01-07
    • Teresa Louise McLaurin
    • Teresa Louise McLaurin
    • G01R31/3183
    • G01R31/31858
    • A scan chain cell 24 is provided with a built-in delay testing capability. An inverter 32 generates an inverted form of the cell output which is available within the scan chain cell 24 for rapid use in forming a transition at the cell output Q. Clock gating circuitry 36, 38 is responsive to a hold signal to block the functional path 34, 26, 28 through the scan chain cell and hold the output signal when desired. The functional clock clk may be clocked twice at speed to trigger capture of the results of processing the output of the scan chain cell 24 for the non-inverted value followed by the (internally generated) inverted value, i.e. a signal transition. In this way delay testing of the functional circuitry 18 can be performed.
    • 扫描链单元24具有内置的延迟测试能力。 反相器32产生单元输出的反向形式,其在扫描链单元24内可用,用于在单元输出Q形成转换时快速使用。时钟选通电路36,38响应于保持信号以阻塞功能路径 34,26,28,并且在需要时保持输出信号。 功能时钟clk可以以两倍的速度进行计时,以触发捕获扫描链单元24的输出的结果,用于非反转值,后跟(内部产生的)反相值即信号转换。 以这种方式,可以执行功能电路18的延迟测试。
    • 8. 发明授权
    • Resetting latch circuits within a functional circuit and a test wrapper circuit
    • 复位功能电路和测试包装电路内的锁存电路
    • US07080299B2
    • 2006-07-18
    • US10356587
    • 2003-02-03
    • Teresa Louise McLaurin
    • Teresa Louise McLaurin
    • G01R31/28
    • G01R31/318555G01R31/318508
    • Within an integrated circuit 2 a functional block of circuitry 6 has an associated test wrapper circuit 10. The functional block of circuitry 6 includes functional latches 14 at least some of which may also serve as shared test latches 18 within the test wrapper circuitry 10. Separate reset signals reset_wrp, reset_int are generated for the test latches and shared test latches 18 as distinct from the functional latches 14. Thus, during testing, power consuming activity of the functional latches 14 can be suppressed if it is not desired to test the functional block of circuitry 6 itself. This is a particularly useful technique when a functional block of circuitry 6 is required to operate in an extest mode in which output signals from it are required to be driven so that other elements in the overall design may be tested and yet the internal action of the functional block of circuity 6 is not under test.
    • 在集成电路2内,电路6的功能块具有相关联的测试包装电路10。 电路6的功能块包括功能锁存器14,其中的至少一些还可以用作测试包装电路10内的共享测试锁存器18。 对于与功能锁存器14不同的测试锁存器和共享测试锁存器18产生分离的复位信号reset_wrp,reset_int。 因此,在测试期间,如果不希望测试电路6本身的功能块,则可以抑制功能锁存器14的功耗活动。 这是一个特别有用的技术,当需要电路6的功能块以最外部模式工作时,其中需要驱动来自其的输出信号,使得整体设计中的其他元件可以被测试,然而内部动作 功能块电路6未经测试。