会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 7. 发明申请
    • SEMICONDUCTOR DEVICE PRODUCTION METHOD AND SEMICONDUCTOR DEVICE
    • 半导体器件生产方法和半导体器件
    • US20120319182A1
    • 2012-12-20
    • US13447808
    • 2012-04-16
    • Shigeo SatohTakae Sukegawa
    • Shigeo SatohTakae Sukegawa
    • H01L29/78H01L21/336
    • H01L29/78H01L29/086H01L29/0878H01L29/402H01L29/41758H01L29/456H01L29/4933H01L29/665H01L29/66689H01L29/7816
    • A semiconductor device production method includes: forming in a silicon substrate first and second region of first and second conductivity type in contact with each other; forming a gate electrode above the first and the second region; forming an insulation film covering part of the gate electrode and part of the second region; forming a source region and a drain region of the second conductivity type; forming interlayer insulation film covering the gate electrode and the insulation film; and forming in the interlayer insulation film first, second and third contact hole reaching the source region, the drain region, and the gate electrode, respectively, and at least one additional hole reaching the insulation film, and forming a conductive film in the first, the second, and the third contact hole and the additional hole to form first, second and third electrically conductive via and electrically conductive member.
    • 半导体器件制造方法包括:在硅衬底中形成彼此接触的第一和第二导电类型的第一和第二区域; 在第一和第二区域之上形成栅电极; 形成覆盖所述栅电极的一部分和所述第二区的一部分的绝缘膜; 形成第二导电类型的源区和漏区; 覆盖栅电极和绝缘膜的层间绝缘膜; 并且分别在层间绝缘膜中形成第一,第二和第三接触孔,分别到达源极区域,漏极区域和栅极电极,以及至少一个到达绝缘膜的附加孔,并且在第一, 第二和第三接触孔和附加孔,以形成第一,第二和第三导电通孔和导电构件。
    • 8. 发明申请
    • SEMICONDUCTOR DEVICE WITH STRAIN
    • 具有应变的半导体器件
    • US20120091534A1
    • 2012-04-19
    • US13329606
    • 2011-12-19
    • Shigeo Satoh
    • Shigeo Satoh
    • H01L27/092
    • H01L29/7843H01L21/31155H01L21/823807H01L21/823828H01L2924/0002H01L2924/00
    • A semiconductor device includes: a semiconductor substrate having a p-MOS region; an element isolation region formed in a surface portion of the semiconductor substrate and defining p-MOS active regions in the p-MOS region; a p-MOS gate electrode structure formed above the semiconductor substrate, traversing the p-MOS active region and defining a p-MOS channel region under the p-MOS gate electrode structure; a compressive stress film selectively formed above the p-MOS active region and covering the p-MOS gate electrode structure; and a stress released region selectively formed above the element isolation region in the p-MOS region and releasing stress in the compressive stress film, wherein a compressive stress along the gate length direction and a tensile stress along the gate width direction are exerted on the p-MOS channel region. The performance of the semiconductor device can be improved by controlling the stress separately for the active region and element isolation region.
    • 半导体器件包括:具有p-MOS区的半导体衬底; 形成在所述半导体衬底的表面部分并限定所述p-MOS区中的p-MOS有源区的元件隔离区; 形成在半导体衬底上方的p-MOS栅极电极结构,穿过p-MOS有源区并在p-MOS栅电极结构下限定p-MOS沟道区; 选择性地形成在p-MOS有源区上方并覆盖p-MOS栅电极结构的压应力膜; 以及选择性地形成在p-MOS区域中的元件隔离区域上方并且释放压缩应力膜中的应力的应力释放区域,其中沿着栅极长度方向的压缩应力和沿着栅极宽度方向的拉伸应力施加在p -MOS通道区域。 通过分别对有源区域和元件隔离区域进行控制来提高半导体器件的性能。
    • 9. 发明授权
    • Semiconductor device with strain
    • 具有应变的半导体器件
    • US08102030B2
    • 2012-01-24
    • US12754898
    • 2010-04-06
    • Shigeo Satoh
    • Shigeo Satoh
    • H01L27/088H01L29/06H01L27/092H01L21/8238
    • H01L29/7843H01L21/31155H01L21/823807H01L21/823828H01L2924/0002H01L2924/00
    • A semiconductor device includes: a semiconductor substrate having a p-MOS region; an element isolation region formed in a surface portion of the semiconductor substrate and defining p-MOS active regions in the p-MOS region; a p-MOS gate electrode structure formed above the semiconductor substrate, traversing the p-MOS active region and defining a p-MOS channel region under the p-MOS gate electrode structure; a compressive stress film selectively formed above the p-MOS active region and covering the p-MOS gate electrode structure; and a stress released region selectively formed above the element isolation region in the p-MOS region and releasing stress in the compressive stress film, wherein a compressive stress along the gate length direction and a tensile stress along the gate width direction are exerted on the p-MOS channel region. The performance of the semiconductor device can be improved by controlling the stress separately for the active region and element isolation region.
    • 半导体器件包括:具有p-MOS区的半导体衬底; 形成在所述半导体衬底的表面部分并限定所述p-MOS区中的p-MOS有源区的元件隔离区; 形成在半导体衬底上方的p-MOS栅极电极结构,穿过p-MOS有源区并在p-MOS栅电极结构下限定p-MOS沟道区; 选择性地形成在p-MOS有源区上方并覆盖p-MOS栅电极结构的压应力膜; 以及选择性地形成在p-MOS区域中的元件隔离区域上方并且释放压缩应力膜中的应力的应力释放区域,其中沿着栅极长度方向的压缩应力和沿着栅极宽度方向的拉伸应力施加在p -MOS通道区域。 通过分别对有源区域和元件隔离区域进行控制来提高半导体器件的性能。