会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Systems and methods for thermal management
    • 热管理系统和方法
    • US07349762B2
    • 2008-03-25
    • US11271460
    • 2005-11-10
    • Takashi OmizoCharles R. JohnsMichael F. WangKazuaki YazawaToshiyuki Hiroi
    • Takashi OmizoCharles R. JohnsMichael F. WangKazuaki YazawaToshiyuki Hiroi
    • G06F17/40
    • G05D23/19
    • Systems and methods for sensing temperatures of multiple functional blocks within a digital device and controlling the operation of these functional blocks in a manner that selectively reduces temperatures associated with some of the functional blocks, but not others. One embodiment comprises an integrated circuit having multiple functional blocks (such as processor cores) and a set of thermal sensors coupled to sense the temperatures of the functional blocks. The integrated circuit includes control circuitry configured to receive signals from the thermal sensors, detect thermal events in the functional blocks and to individually adjust operation of the functional blocks to reduce the temperatures causing the thermal events. In one embodiment, the control circuitry includes a detection/control circuit coupled to each of the functional blocks and a thermal management unit configured to evaluate detected thermal events and to determine actions to be taken in response to the thermal events.
    • 用于感测数字设备内的多个功能块的温度的系统和方法,并且以选择性地降低与一些功能块相关联的温度而不是其它功能块的方式来控制这些功能块的操作。 一个实施例包括具有多个功能块(例如处理器核)的集成电路和耦合以感测功能块的温度的一组热传感器。 集成电路包括控制电路,其被配置为从热传感器接收信号,检测功能块中的热事件并且单独地调整功能块的操作以降低导致热事件的温度。 在一个实施例中,控制电路包括耦合到每个功能块的检测/控制电路和被配置为评估检测到的热事件并且确定响应于热事件而采取的动作的热管理单元。
    • 2. 发明申请
    • Systems and methods for thermal management
    • 热管理系统和方法
    • US20070106428A1
    • 2007-05-10
    • US11271460
    • 2005-11-10
    • Takashi OmizoCharles JohnsMichael WangKazuaki YazawaToshiyuki Hiroi
    • Takashi OmizoCharles JohnsMichael WangKazuaki YazawaToshiyuki Hiroi
    • G05D23/00
    • G05D23/19
    • Systems and methods for sensing temperatures of multiple functional blocks within a digital device and controlling the operation of these functional blocks in a manner that selectively reduces temperatures associated with some of the functional blocks, but not others. One embodiment comprises an integrated circuit having multiple functional blocks (such as processor cores) and a set of thermal sensors coupled to sense the temperatures of the functional blocks. The integrated circuit includes control circuitry configured to receive signals from the thermal sensors, detect thermal events in the functional blocks and to individually adjust operation of the functional blocks to reduce the temperatures causing the thermal events. In one embodiment, the control circuitry includes a detection/control circuit coupled to each of the functional blocks and a thermal management unit configured to evaluate detected thermal events and to determine actions to be taken in response to the thermal events.
    • 用于感测数字设备内的多个功能块的温度的系统和方法,并且以选择性地降低与一些功能块相关联的温度而不是其它功能块的方式来控制这些功能块的操作。 一个实施例包括具有多个功能块(例如处理器核)的集成电路和耦合以感测功能块的温度的一组热传感器。 集成电路包括控制电路,其被配置为从热传感器接收信号,检测功能块中的热事件并且单独地调整功能块的操作以降低导致热事件的温度。 在一个实施例中,控制电路包括耦合到每个功能块的检测/控制电路和被配置为评估检测到的热事件并且确定响应于热事件而采取的动作的热管理单元。
    • 5. 发明授权
    • Distributed shared-memory multiprocessor system with reduced traffic on
shared bus
    • 分布式共享内存多处理器系统,在共享总线上减少流量
    • US5522058A
    • 1996-05-28
    • US112811
    • 1993-08-11
    • Shigeaki IwasaTakashi Omizo
    • Shigeaki IwasaTakashi Omizo
    • G06F12/08
    • G06F12/0813G06F12/0826G06F2212/2542G06F2212/622
    • A distributed shared-memory multiprocessor system capable of reducing a traffic on the shared bus, without imposing any constraint concerning the types of variables to be accessed in the parallel programs, such that a high system extensibility can be realized. The system is formed by a plurality of processor units coupled through a shared bus, where each processor unit comprises: a CPU; a main memory connected with the CPU through an internal bus, for storing a distributed part of data entries of a shared-memory of the system; a cache memory associated with the CPU and connected with the main memory through the internal bus, for caching selected data entries of the shared-memory; and a sharing management unit connected with the main memory and the cache memory through the internal bus, For interfacing the internal bus and the shared bus according to a sharing state for each data entry of the main memory and a cache state of each data entry of the cache memory.
    • 一种分布式共享存储器多处理器系统,能够减少共享总线上的流量,而不会对并行程序中要访问的变量的类型施加任何约束,从而可以实现高系统可扩展性。 该系统由通过共享总线耦合的多个处理器单元形成,其中每个处理器单元包括:CPU; 通过内部总线与CPU连接的主存储器,用于存储系统的共享存储器的数据条目的分布式部分; 与CPU相关联的高速缓冲存储器,并通过内部总线与主存储器连接,用于缓存共享存储器的选定数据条目; 以及通过内部总线与主存储器和高速缓冲存储器连接的共享管理单元,用于根据主存储器的每个数据条目的共享状态和内部总线和共享总线的每个数据条目的高速缓存状态 缓存内存。
    • 6. 发明授权
    • Information processing device that accesses memory, processor and memory management method
    • 访问存储器,处理器和存储器管理方法的信息处理设备
    • US08255614B2
    • 2012-08-28
    • US12561924
    • 2009-09-17
    • Takashi OmizoAtsushi Kunimatsu
    • Takashi OmizoAtsushi Kunimatsu
    • G06F12/00
    • G06F12/0246G06F12/0866G06F2212/2022G06F2212/7201
    • An information processing device of an example of the invention comprises an address generation section that generates a write address indicating a write position in a nonvolatile memory so that the write position is shifted in order to suppress each number of times of overlapped writing for each position of the nonvolatile memory when a write operation to the nonvolatile memory from a processor is performed, an order generation section that generates order information indicating a generation order of the writing operation, and a write control section that stores write information to the write address, and stores the order information to the nonvolatile memory so that the order information is related to at least one of the stored write information and the write address.
    • 本发明实施例的信息处理装置包括:地址生成部,其生成表示非易失性存储器中的写入位置的写入地址,使得写入位置被移位,以便抑制每个位置的重叠写入次数 执行从处理器对非易失性存储器的写入操作时的非易失性存储器,产生指示写入操作的生成顺序的顺序信息的顺序生成部,以及将写入信息存储到写入地址的写入控制部, 将订单信息提供给非易失性存储器,使得订单信息与所存储的写入信息和写入地址中的至少一个相关。