会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明专利
    • SEMICONDUCTOR PACKAGE
    • JPH0964226A
    • 1997-03-07
    • JP21373395
    • 1995-08-22
    • TOSHIBA CORP
    • SHIMADA OSAMUFUKUOKA YOSHITAKA
    • H01L23/28H01L23/12H01L23/13
    • PROBLEM TO BE SOLVED: To perform the reductions of the cost and size of a semiconductor package, etc., by mounting in a burying way a semiconductor chip in the mounting cavity of a wiring board to seal with a resin the mounting region thereof in the form of no sealing resin exceeding the surface of the wiring board. SOLUTION: A semiconductor package has at least one semiconductor-chip mounting cavity 11 with both its step-tape sidewall surfaces, an alumina based wiring board 10 with disposed connection terminals 12 in the step portions of the cavity 11, a semiconductor chip 13 mounted in a burying way in the cavity 11, and bonding wires 14 for connecting the input/output pads of the semiconductor chip 13 with the corresponding connection terminals 12 thereto. Further, the semiconductor package comprises a resin sealing layer 15 for enclosing both the semiconductor chip 13 and the bonding wires 14 in the cavity 11 without exceeding the surface of the wiring board 10 with the formed cavity 11, and I/O leads 16 drawn out on the surface side of the resin-sealed wiring board 10. Thereby, since the resin-sealed surface of the mounted chip parts is not protruded from the surface of the wiring board 10, the flatness and thickness of the semiconductor package are secured easily.
    • 3. 发明专利
    • WIRING BOARD, WIRING BOARD FOR MOUNTING USE AND MOUNTING CIRCUIT DEVICE
    • JPH098442A
    • 1997-01-10
    • JP15744295
    • 1995-06-23
    • TOSHIBA CORP
    • SHIMADA OSAMUMOTOMURA TOMOHISAFUKUOKA YOSHITAKA
    • H01L21/60H05K3/24H05K3/34H05K3/40
    • PURPOSE: To provide a wiring board for mounting use formed into a structure, wherein the reliability of the connection of bump electrodes with the input/output terminals of a semiconductor element, which is caused by an irregularity in the heights of the electrodes, can be improved, and to bring out the high-reliability function of the wiring board while the cost of the wiring board is prevented from being increased. CONSTITUTION: A wiring board for mounting use is formed into a structure, wherein the wiring board has a wiring board main body 4 for mounting use and bump electrodes 4a for connection use provided on the surface of the main body 4 and the point surfaces of the electrodes 4a are formed into a multilayer structure consisting of a high-hardness conductor layer 4a,. In more concrete terms, the wiring board is formed into a structure, wherein the bump electrodes 4a, which are connected with input/output terminals of a semiconductor element, are provided on the surface of the main body 4, the sides, which face the surfaces of conductor pads 4b1 of the electrodes 4a are formed into a multilayer structure consisting of a comparatively low-hardness conductor layer 4a1 and the point surfaces of the electrodes 4a are formed into the multilayer structure consisting of the high-hardness conductor layer 4a2 .
    • 5. 发明专利
    • WIRING BOARD
    • JPH07154041A
    • 1995-06-16
    • JP27288293
    • 1993-11-01
    • TOSHIBA CORP
    • SHIMADA OSAMU
    • H01L21/60H05K1/02
    • PURPOSE:To obtain a wiring board in which the signal propagation delay time is shortened while suppressing skew by branching the signal wiring sequentially from a reference point to a plurality of input terminals in the order of linear distance between the reference point and the input terminal. CONSTITUTION:Signal lines are branched sequentially from a reference point 5 to a plurality of input terminals 9 in the order of the linear distance therebetween. For example, an output pad 3 of a first semiconductor device 2 mounted on a wiring board 1 is connected by a bonding wire 4 to an output terminal 5 on the wiring board 1. The wiring 6 from the output terminal 5 is branched, in the order of the linear distance from the output terminal 5, to the input terminals 9a-9f on the wiring board 1 connected by the bonding wire 4 with the input pads 8a-8f on a second semiconductor device 7. Wiring length adjusting parts 10a-10e are inserted, with reference to the output terminal 5, in order to match the operating timing at the input terminals 9a-9f.
    • 7. 发明专利
    • MULTILAYERED THIN-FILM PRINTED-CIRCUIT BOARD
    • JPH0637450A
    • 1994-02-10
    • JP19079392
    • 1992-07-17
    • TOSHIBA CORP
    • SHIMADA OSAMU
    • H01L23/12H01L27/01H05K3/46
    • PURPOSE:To provide a multilayered thin-film printed-circuit board capable of reliable connection by forming I/O terminals, each having a non-buffering composite structure of different metal layers and being isolated electrically from the substrate surface. CONSTITUTION:A first interconnection layer 2a, and underlays 3a for I/O terminals 3 are provided on the surface of an insulating substrate 1. The layers 2a and 3a each include a refractory metal layer and an aluminum layer. The entire surface of the substrate, except part of the surface of the individual underlays, is covered with an insulating layer 2d. A protective layer is formed around the inner insulating layer 2d and the underlays 3a, and interconnection layers 2b and 2c and another inner insulating layer 2d are formed to provide a multilayered thin-film interconnection 2. The interconnection layers 2b and 2c are extended to connect the underlay 3a, and a contact layer 3c for an I/O terminal 3 is provided. The uppermost interconnection layer 2c is then covered with a protective insulating layer 2d'. In this manner a reliable, multilayered thin-film printed circuit board is obtained.
    • 9. 发明专利
    • LIQUID CRYSTAL DISPLAY DEVICE
    • JPH03170916A
    • 1991-07-24
    • JP31211489
    • 1989-11-29
    • TOSHIBA CORP
    • OGAWA MEIKOIKEDA MITSUSHISHIMADA OSAMU
    • G02F1/1333G02F1/1343G02F1/1345G09F9/30
    • PURPOSE:To avoid the deterioration of the picture quality in long-time operation and to improve the quality by surrounding a pattern formed in the display region by a first signal wiring layer with a seal part and making the pattern continuous once by a material constituting a second signal wiring layer in the region between the seal part and the display region. CONSTITUTION:The first signal wiring layer 2 in the display region in the liq. crystal driving semiconductor device substrate is cut outside the display region 6 and in the region surrounded by the seal part 5, brought into contact with the material constituting the second signal wiring layer 4 at least once through a through hole 7 bored in the interlayer insulating layer 3 and led outside the region surrounded by the seal part 5. Accordingly, the diffusion of the minute crack generated in the first signal wiring layer 2 in the thermal or sealing stages where a high pressure is locally applied in the producing or assembling process to the display region 6 is effectively prevented or avoided. Consequently, the picture quality is not deteriorated in long-time operation, and the necessary display function is maintained and exhibited at all times.