会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Disk-rotation control apparatus
    • 盘旋转控制装置
    • US06331967B1
    • 2001-12-18
    • US09522075
    • 2000-03-09
    • Shigeru MatsuiNoboru YashimaNaoki KizuKazuhiro SugiyamaYukari Hiratsuka
    • Shigeru MatsuiNoboru YashimaNaoki KizuKazuhiro SugiyamaYukari Hiratsuka
    • G11B700
    • G11B19/247
    • In a device for controlling rotation of a disk, if a determination is made that a signal is not normally detected by a pre-pit-region detection circuit, an error signal is obtained from a pulse generator to control the rotation of the disk. If a determination is made that a signal is normally detected by the pre-pit-region detection circuit and if the synchronizing signals are not normally detected at predetermined intervals, an error signal is obtained from the wobble signal so that the rotations of the disk are controlled. If a determination is made that synchronizing signals are detected by the pre-pit-region detection circuit at predetermined intervals, an error signal is obtained from clocks synchronized with the reproduced signal generated by the PLL circuit so that rotations of the disk are controlled.
    • 在用于控制盘的旋转的装置中,如果确定信号未被预凹坑区域检测电路正常检测到,则从脉冲发生器获得误差信号以控制盘的旋转。 如果通过预凹坑区域检测电路确定正常地检测到信号,并且如果以预定的间隔正常地检测到同步信号,则从摆动信号获得误差信号,使得盘的旋转为 受控。 如果确定预定间隔检测电路以预定间隔检测同步信号,则从与PLL电路产生的再现信号同步的时钟获得误差信号,从而控制盘的旋转。
    • 4. 发明授权
    • Data recorder and data producing circuit
    • 数据记录器和数据产生电路
    • US06275878B1
    • 2001-08-14
    • US09239994
    • 1999-01-29
    • Noboru YashimaKazuhiro SugiyamaShigeru MatsuiYukari HiratsukaNaoki Kizu
    • Noboru YashimaKazuhiro SugiyamaShigeru MatsuiYukari HiratsukaNaoki Kizu
    • G06F306
    • G11B20/1883G11B20/10G11B20/1833G11B27/3027G11B2220/20G11B2220/216G11B2220/2575
    • A data recorder for recording data onto a record medium on which a sync signal is inserted at a given interval, has a sequence controller, wherein, after receiving the command from the system controller which triggers an initiation of a recording operation, the sequence controller activates the first encoder in response to a leading end signal of the encoded block from the sync signal set-up section, activates the first encoder and the second encoder in response to a leading end signal of the next encoded block, and activates the first encoder, the second encoder and the data reader in response to a leading end signal of the next following encoded block, and wherein, during the absence of the command from the system controller which triggers an initiation of a recording operation, the sequence controller deactivates the first encoder in response to a leading end signal of an encoded block from the sync signal set-up section, deactivates the first encoder and the second encoder in response to a leading end signal of the next encoded block, and deactivates the first encoder, the second encoder and the data reader in response to a leading end signal of the next following encoded block.
    • 用于将数据记录到以给定间隔插入同步信号的记录介质上的数据记录器具有序列控制器,其中在从系统控制器接收到触发记录操作开始的命令之后,序列控制器激活 第一编码器响应于来自同步信号建立部分的编码块的前端信号,响应于下一编码块的前端信号激活第一编码器和第二编码器,并激活第一编码器, 所述第二编码器和所述数据读取器响应于所述下一个后续编码块的前端信号,并且其中,在不存在触发记录操作开始的系统控制器的命令的情况下,所述序列控制器使所述第一编码器 响应于来自同步信号设置部分的编码块的前端信号,在第一编码器和第二编码器的响应中停用 nse到下一个编码块的前导信号,并且响应于下一个后续编码块的前导信号去激活第一编码器,第二编码器和数据读取器。
    • 7. 发明授权
    • Sub-band audio signal synthesizing apparatus
    • 子带音频信号合成装置
    • US5694522A
    • 1997-12-02
    • US596426
    • 1996-02-02
    • Yukari HiratsukaKazuhiro Sugiyama
    • Yukari HiratsukaKazuhiro Sugiyama
    • G10L19/02H03M7/30H04B1/66G10L9/00
    • G10L19/0208H04B1/667G10L25/27
    • A sub-band audio signal synthesizer produces a digital audio signal from a sub-band coded audio signal having a predetermined number of sub-bands. A memory stores predetermined samples. A memory controller controls read and write operations of the memory. An adder adds the signal read out of the memory to a new window signal produced on the sub-band coded audio signal to synthesize a digital audio signal. A buffer memory stores and outputs the synthesized digital audio signal and an interpolation signal of the digital audio signal. During normal synthesis, the memory-controller cyclically reads the samples stored in the memory beginning from an address shifted by a predetermined number of samples every time a new cycle of reading is started. The memory-controller writes a result of the addition by the adder back into the memory, thereby producing cumulatively added samples of the window signals. The output circuit outputs, from among the cumulatively added samples, a predetermined number of samples which have been subjected to a predetermined number of cumulative additions, the sample being outputted every time the addition is performed. During interpolation, the memory-controller prevents the result of the addition from being written into the memory, and repeatedly reads the cumulatively added samples from the memory. The output circuit outputs the cumulatively added samples read from the memory as the interpolation signal of the digital audio signal.
    • 子带音频信号合成器从具有预定数量的子带的子带编码音频信号产生数字音频信号。 存储器存储预定样本。 存储器控制器控制存储器的读写操作。 加法器将从存储器读出的信号添加到在子带编码音频信号上产生的新窗口信号以合成数字音频信号。 缓冲存储器存储并输出合成的数字音频信号和数字音频信号的内插信号。 在正常合成期间,存储器控制器每次开始读取新的循环时,循环地读取存储在存储器中的样本,从开始移动预定数量样本的地址开始。 存储器控制器将加法器的加法结果写入存储器,从而产生累加的窗口信号的采样。 输出电路从累加的样本中输出预定数量的累积加法的样本数,每次执行加法时都输出样本。 在插补期间,存储器控制器防止将加法结果写入存储器,并从存储器中反复读取累加的样本。 输出电路输出从存储器读出的累加样本作为数字音频信号的插值信号。