会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • OUTPUT BUFFER CIRCUIT AND DIFFERENTIAL OUTPUT BUFFER CIRCUIT, AND TRANSMISSION METHOD
    • 输出缓冲电路和差分输出缓冲电路及传输方式
    • US20110215830A1
    • 2011-09-08
    • US13106926
    • 2011-05-13
    • Satoshi MURAOKANorio ChujoRitsuro Orihashi
    • Satoshi MURAOKANorio ChujoRitsuro Orihashi
    • H03K19/003
    • H03K19/018521
    • An output buffer includes inverters, a delay circuit for delaying an input signal, buffers and switches. The output buffer transmits a logic signal to a transmission path and, in accordance with an amount of signal attenuation in the transmission path, creates a waveform including four or more kinds of signal voltages. The buffers are redundantly connected in parallel, and the number of buffers concurrently turn ON is controlled by respective switches provided in series with output resistors of the buffers. By selecting the buffers of switches which are turned ON, the preemphasis amount and a number of preemphasis taps are adjusted through a selector logic selection signal so that the preemphasis amount is made variable and the ON resistance of the buffers is made constant.
    • 输出缓冲器包括反相器,用于延迟输入信号的延迟电路,缓冲器和开关。 输出缓冲器将逻辑信号发送到传输路径,并且根据传输路径中的信号衰减量产生包括四种或更多种信号电压的波形。 缓冲器并联冗余连接,同时导通的缓冲器的数量由与缓冲器的输出电阻器串联提供的相应开关控制。 通过选择接通的开关的缓冲器,通过选择器逻辑选择信号调整预加重量和预加重抽头数,使预加重量变为可变,并使缓冲器的导通电阻保持恒定。
    • 2. 发明申请
    • OUTPUT BUFFER CIRCUIT AND DIFFERENTIAL OUTPUT BUFFER CIRCUIT, AND TRANSMISSION METHOD
    • 输出缓冲电路和差分输出缓冲电路及传输方式
    • US20100219856A1
    • 2010-09-02
    • US12716796
    • 2010-03-03
    • Satoshi MURAOKANorio ChujoRitsuro Orihashi
    • Satoshi MURAOKANorio ChujoRitsuro Orihashi
    • H03K19/003H03K19/094
    • H03K19/018521
    • In an output buffer circuit including Inverter 1 to Inverter 3, Delay Circuit 1 to Delay Circuit 3 for delaying an input signal for a specific time, Buffer 1 to Buffer 3, and a function for transmitting a logic signal to a transmission path and in accordance with an amount of signal attenuation in the transmission path, creating at a transmission side a waveform including four or more kinds of signal voltages, the preemphasis amount is made variable and the ON resistance Rs of the buffer is made constant. Selector circuit 1 to Selector circuit 3 are situated before the buffers, the inverter, capable of selecting through selector logic a signal to be inputted to the buffer, inverts a data signal, and the preemphasis amount and the number of preemphasis taps are adjusted through a selection signal for the selector logic.
    • 在包括变频器1至变频器3的输出缓冲电路中,延迟电路1至延迟电路3用于将输入信号延迟特定时间,缓冲器1至缓冲器3,以及用于将逻辑信号发送到传输路径的功能 在传输路径中具有一定量的信号衰减,在发送侧产生包括四种或更多种信号电压的波形,使预加重量变为可变,并使缓冲器的导通电阻Rs保持恒定。 选择器电路1至选择器电路3位于缓冲器之前,反相器能够通过选择器逻辑选择要输入到缓冲器的信号,反转数据信号,并且预加重量和预加重数量通过一个 选择器逻辑的选择信号。
    • 3. 发明授权
    • Output buffer circuit and differential output buffer circuit, and transmission method
    • 输出缓冲电路和差分输出缓冲电路及其传输方式
    • US08324925B2
    • 2012-12-04
    • US13106926
    • 2011-05-13
    • Satoshi MuraokaNorio ChujoRitsuro Orihashi
    • Satoshi MuraokaNorio ChujoRitsuro Orihashi
    • H03K19/003
    • H03K19/018521
    • An output buffer includes inverters, a delay circuit for delaying an input signal, buffers and switches. The output buffer transmits a logic signal to a transmission path and, in accordance with an amount of signal attenuation in the transmission path, creates a waveform including four or more kinds of signal voltages. The buffers are redundantly connected in parallel, and the number of buffers concurrently turn ON is controlled by respective switches provided in series with output resistors of the buffers. By selecting the buffers of switches which are turned ON, the preemphasis amount and a number of preemphasis taps are adjusted through a selector logic selection signal so that the preemphasis amount is made variable and the ON resistance of the buffers is made constant.
    • 输出缓冲器包括反相器,用于延迟输入信号的延迟电路,缓冲器和开关。 输出缓冲器将逻辑信号发送到传输路径,并且根据传输路径中的信号衰减量产生包括四种或更多种信号电压的波形。 缓冲器并联冗余连接,同时导通的缓冲器的数量由与缓冲器的输出电阻器串联提供的相应开关控制。 通过选择接通的开关的缓冲器,通过选择器逻辑选择信号调整预加重量和预加重抽头数,使预加重量变为可变,并使缓冲器的导通电阻保持恒定。
    • 4. 发明授权
    • Output buffer circuit and differential output buffer circuit, and transmission method
    • 输出缓冲电路和差分输出缓冲电路及其传输方式
    • US07692445B2
    • 2010-04-06
    • US11686560
    • 2007-03-15
    • Satoshi MuraokaNorio ChujoRitsuro Orihashi
    • Satoshi MuraokaNorio ChujoRitsuro Orihashi
    • H03K19/003
    • H03K19/018521
    • In an output buffer circuit including Inverter 1 to Inverter 3, Delay Circuit 1 to Delay Circuit 3 for delaying an input signal for a specific time, Buffer 1 to Buffer 3, and a function for transmitting a logic signal to a transmission path and in accordance with an amount of signal attenuation in the transmission path, creating at a transmission side a waveform including four or more kinds of signal voltages, the preemphasis amount is made variable and the ON resistance Rs of the buffer is made constant. Selector circuit 1 to Selector circuit 3 are situated before the buffers, the inverter, capable of selecting through selector logic a signal to be inputted to the buffer, inverts a data signal, and the preemphasis amount and the number of preemphasis taps are adjusted through a selection signal for the selector logic.
    • 在包括变频器1至变频器3的输出缓冲电路中,延迟电路1至延迟电路3用于将输入信号延迟特定时间,缓冲器1至缓冲器3,以及用于将逻辑信号发送到传输路径的功能 在传输路径中具有一定量的信号衰减,在发送侧产生包括四种或更多种信号电压的波形,使预加重量变为可变,并使缓冲器的导通电阻Rs保持恒定。 选择器电路1至选择器电路3位于缓冲器之前,反相器能够通过选择器逻辑选择要输入到缓冲器的信号,反转数据信号,并且预加重量和预加重数量通过一个 选择器逻辑的选择信号。
    • 5. 发明授权
    • Output buffer circuit and differential output buffer circuit, and transmission method
    • 输出缓冲电路和差分输出缓冲电路及其传输方式
    • US07969197B2
    • 2011-06-28
    • US12716796
    • 2010-03-03
    • Satoshi MuraokaNorio ChujoRitsuro Orihashi
    • Satoshi MuraokaNorio ChujoRitsuro Orihashi
    • H03K19/094
    • H03K19/018521
    • An output buffer includes inverters, a delay circuit for delaying an input signal, buffers and switches. The output buffer transmits a logic signal to a transmission path and, in accordance with an amount of signal attenuation in the transmission path, creates a waveform including four or more kinds of signal voltages. The buffers are redundantly connected in parallel, and the number of buffers concurrently turn ON is controlled by respective switches provided in series with output resistors of the buffers. By selecting the buffers of switches which are turned ON, the preemphasis amount and a number of preemphasis taps are adjusted through a selector logic selection signal so that the preemphasis amount is made variable and the ON resistance of the buffers is made constant.
    • 输出缓冲器包括反相器,用于延迟输入信号的延迟电路,缓冲器和开关。 输出缓冲器将逻辑信号发送到传输路径,并且根据传输路径中的信号衰减量产生包括四种或更多种信号电压的波形。 缓冲器并联冗余连接,同时导通的缓冲器的数量由与缓冲器的输出电阻器串联提供的相应开关控制。 通过选择接通的开关的缓冲器,通过选择器逻辑选择信号调整预加重量和预加重抽头数,使预加重量变为可变,并使缓冲器的导通电阻保持恒定。
    • 6. 发明申请
    • Output Buffer Circuit and Differential Output Buffer Circuit, and Transmission Method
    • 输出缓冲电路和差分输出缓冲电路及传输方式
    • US20080265944A1
    • 2008-10-30
    • US11686560
    • 2007-03-15
    • SATOSHI MURAOKANorio ChujoRitsuro Orihashi
    • SATOSHI MURAOKANorio ChujoRitsuro Orihashi
    • H03K19/0185H03K19/0175
    • H03K19/018521
    • In an output buffer circuit including Inverter 1 to Inverter 3, Delay Circuit 1 to Delay Circuit 3 for delaying an input signal for a specific time, Buffer 1 to Buffer 3, and a function for transmitting a logic signal to a transmission path and in accordance with an amount of signal attenuation in the transmission path, creating at a transmission side a waveform including four or more kinds of signal voltages, the preemphasis amount is made variable and the ON resistance Rs of the buffer is made constant. Selector circuit 1 to Selector circuit 3 are situated before the buffers, the inverter, capable of selecting through selector logic a signal to be inputted to the buffer, inverts a data signal, and the preemphasis amount and the number of preemphasis taps are adjusted through a selection signal for the selector logic.
    • 在包括变频器1至变频器3的输出缓冲电路中,延迟电路1至延迟电路3用于将输入信号延迟特定时间,缓冲器1至缓冲器3,以及用于将逻辑信号发送到传输路径的功能 在传输路径中具有一定量的信号衰减,在发送侧产生包括四种或更多种信号电压的波形,使预加重量变为可变,并使缓冲器的导通电阻Rs保持恒定。 选择器电路1至选择器电路3位于缓冲器之前,反相器能够通过选择器逻辑选择要输入到缓冲器的信号,反转数据信号,并且预加重量和预加重数量通过一个 选择器逻辑的选择信号。
    • 10. 发明授权
    • Semiconductor device and the method of testing the same
    • 半导体器件及其测试方法相同
    • US07443373B2
    • 2008-10-28
    • US11002143
    • 2004-12-03
    • Kengo ImagawaMasami MakuuchiNorio ChujoRitsuro OrihashiYoshitomo Arai
    • Kengo ImagawaMasami MakuuchiNorio ChujoRitsuro OrihashiYoshitomo Arai
    • G09G3/36
    • G09G3/3677G09G3/006G09G2310/0289
    • A problem, which one of the inventions included in the present application solves, is to provide a semiconductor device that can simultaneously test a plurality of output pins by less channels of a semiconductor test equipment in number than the integrated output pins of the semiconductor device. Representative one of the inventions has such a configuration that an LCD driver, which is the semiconductor device having a function of driving a gate line of a liquid crystal display panel, comprises: an exclusive-OR circuit for inverting polarities of positive and negative voltages for driving the gate line; a tri-state type inverter circuit capable of changing and controlling, to a high-impedance state, an output circuit for driving the gate line; and at least one of test control terminals TEST for controlling the exclusive-OR circuit and the tri-state type inverter circuit. When a test is conducted, only one terminal of the gate output outputs a positive voltage VGH or negative voltage VGL and the other terminal is set to a high-impedance state, whereby the plurality of gate outputs are simultaneously tested.
    • 包括在本申请中的发明中的一个解决的问题是提供一种半导体器件,其可以通过半导体测试设备的数量少于半导体器件的集成输出引脚的较少通道同时测试多个输出引脚。 代表性的发明之一具有这样的结构,即作为具有驱动液晶显示面板的栅极线的功能的半导体器件的LCD驱动器包括:用于将正和负电压的极性反转的异或电路, 驾驶门线; 能够改变和控制高阻抗状态的用于驱动栅极线的输出电路的三态逆变器电路; 以及用于控制异或电路和三态逆变器电路的测试控制端子TEST中的至少一个。 当进行测试时,仅栅极输出的一个端子输出正电压VGH或负电压VGL,另一个端子被设置为高阻抗状态,从而同时测试多个栅极输出。