会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • Data signal line driving method, data signal line driving circuit, and display device using the same
    • 数据信号线驱动方法,数据信号线驱动电路以及使用其的显示装置
    • US07652652B2
    • 2010-01-26
    • US10705775
    • 2003-11-12
    • Kazuhiro MaedaSachio TsujinoHajime WashioYuhji Asoh
    • Kazuhiro MaedaSachio TsujinoHajime WashioYuhji Asoh
    • G09G3/36
    • G09G3/3685G09G3/20G09G3/2011G09G2310/0297
    • The data signal line driving circuit of the present invention is arranged so that data signal line groups, each of which is made up of two data signal lines sequentially disposed, are connected to two video signal lines, each of which allows a two-phased video signal to be forwarded. A shift register SR, a drive switching circuit, and a waveform shaping circuit, that constitute a video signal fetching section, collect the data signal line groups via the two video signal lines as a single block. At this time, the data signal lines are respectively driven so as to fetch the video signal from the video signal lines into the data signal lines of the data signal line groups in each block. Thus, in performing multiphase development, it is possible to provide the data signal line driving circuit which can reduce power consumption in low resolution driving compared with a case of high resolution driving.
    • 本发明的数据信号线驱动电路被布置成使得由两条数据信号线构成的数据信号线组连接到两条视频信号线,每条视频信号线允许两相视频 信号被转发。 构成视频信号取出部的移位寄存器SR,驱动切换电路以及波形整形电路通过两个视频信号线收集数据信号线组作为单个块。 此时,分别驱动数据信号线,以将视频信号从视频信号线提取到每个块中的数据信号线组的数据信号线中。 因此,在执行多相显影时,与高分辨率驱动的情况相比,可以提供能够降低分辨率驱动中的功耗的数据信号线驱动电路。
    • 5. 发明授权
    • Signal line drive circuit and display device using the same
    • 信号线驱动电路及使用其的显示装置
    • US07202846B2
    • 2007-04-10
    • US10440077
    • 2003-05-15
    • Kazuhiro MaedaSachio TsujinoKeiji TakahashiHajime Washio
    • Kazuhiro MaedaSachio TsujinoKeiji TakahashiHajime Washio
    • G09G3/36
    • G09G3/3688G09G2310/0294G09G2330/021G09G2340/0421
    • A data signal line drive circuit is provided with: a shift register belonging to a system, whose stages correspond to respective sampling units for driving odd-number-th data signal lines; and a shift register belonging to another system, whose stages correspond to respective sampling units for driving even-number-th data signal lines. On the occasion of low-resolution mode, only either of the shift registers is operated, and in accordance with the outputs from the respective stages of the shift register which has been operated, timing signals, which are supplied to the sampling units corresponding to the stages of both shift registers, are generated. With this arrangement, even if one of input signals each having different signal line resolution is inputted, a signal line drive circuit which consumes a small amount of electric power can be realized, while it is possible to specify the timings of the operation of signal line drive sections for driving signal lines, in accordance with the input signal.
    • 数据信号线驱动电路具有:属于系统的移位寄存器,其级对应于用于驱动奇数数据信号线的相应采样单元; 以及属于另一系统的移位寄存器,其级对应于用于驱动第二数据信号线的相应采样单元。 在低分辨率模式的情况下,仅移动寄存器中的任一个被操作,并且根据已经被操作的移位寄存器的各个级的输出,定时信号被提供给对应于 生成两个移位寄存器的阶段。 通过这样的配置,即使输入信号线分辨率不同的输入信号之一,也可以实现消耗少量电力的信号线驱动电路,同时可以规定信号线的动作时序 用于驱动信号线的驱动部分,根据输入信号。
    • 6. 发明申请
    • Shift register and display device
    • 移位寄存器和显示设备
    • US20050175138A1
    • 2005-08-11
    • US11044003
    • 2005-01-28
    • Eiji MatsudaYuhichiroh MurakamiSachio TsujinoHajime Washio
    • Eiji MatsudaYuhichiroh MurakamiSachio TsujinoHajime Washio
    • G02F1/133G09G3/20G09G3/36G11C19/00G11C19/28H03K17/693
    • G09G3/3688G11C19/00G11C19/28
    • In a shift register of the present invention, each of flip-flops has a phase difference detection section and a waveform timing forming section as a malfunction prevention circuit. The phase difference detection section detects an overlapping waveform caused by a phase difference between clock signals SCK and SCKB, and generates an output signal A (A1, A2, . . . ) from which the overlapping portions are removed. The waveform timing forming section outputs an output signal X (X1, X2, . . . ) obtained by extracting a period when the output signal A (A1, A2, . . . ) generated in a corresponding phase difference detection section is High, when an output signal Q (Q1, Q2, . . . ) from a corresponding flip-flop is High. The output signal X (X1, X2, . . . ) sets a flip-flop in a following stage. According to the above arrangement, it is possible to realize a shift register which does not malfunction and functions properly even in cases where two clock signals SCK and SCKB inputted to the shift register and having different phases from each other are out of phase. It is also possible to realize a display device having the shift register.
    • 在本发明的移位寄存器中,每个触发器具有作为故障防止电路的相位差检测部分和波形定时形成部分。 相位差检测部分检测由时钟信号SCK和SCKB之间的相位差引起的重叠波形,并且生成从其重叠​​部分被去除的输出信号A(A 1,A 2,...)。 波形定时形成部输出通过提取在对应的相位差检测部中产生的输出信号A(A 1,A 2,...)的周期而获得的输出信号X(X 1,X 2,...) 当来自相应触发器的输出信号Q(Q 1,Q 2,...)为高时,为高电平。 输出信号X(X 1,X 2,...)在下一阶段设置触发器。 根据上述结构,即使在输入到移位寄存器的两个时钟信号SCK,SCKB彼此相位不同的情况下也可以实现不发生故障的功能,也能正常工作的移位寄存器。 也可以实现具有移位寄存器的显示装置。
    • 8. 发明授权
    • Shift register and display device
    • 移位寄存器和显示设备
    • US07505022B2
    • 2009-03-17
    • US11044003
    • 2005-01-28
    • Eiji MatsudaYuhichiroh MurakamiSachio TsujinoHajime Washio
    • Eiji MatsudaYuhichiroh MurakamiSachio TsujinoHajime Washio
    • G09G3/36
    • G09G3/3688G11C19/00G11C19/28
    • In a shift register of the present invention, each of flip-flops has a phase difference detection section and a waveform timing forming section as a malfunction prevention circuit. The phase difference detection section detects an overlapping waveform caused by a phase difference between clock signals SCK and SCKB, and generates an output signal A (A1, A2, . . . ) from which the overlapping portions are removed. The waveform timing forming section outputs an output signal X (X1, X2, . . . ) obtained by extracting a period when the output signal A (A1, A2, . . . ) generated in a corresponding phase difference detection section is High, when an output signal Q (Q1, Q2, . . . ) from a corresponding flip-flop is High. The output signal X (X1, X2, . . . ) sets a flip-flop in a following stage. According to the above arrangement, it is possible to realize a shift register which does not malfunction and functions properly even in cases where two clock signals SCK and SCKB inputted to the shift register and having different phases from each other are out of phase. It is also possible to realize a display device having the shift register.
    • 在本发明的移位寄存器中,每个触发器具有作为故障防止电路的相位差检测部分和波形定时形成部分。 相位差检测部分检测由时钟信号SCK和SCKB之间的相位差引起的重叠波形,并产生从其重叠部分被去除的输出信号A(A1,A2 ...)。 波形定时形成部输出通过提取在相应的相位差检测部中产生的输出信号A(A1,A2 ......)的高电平的期间而获得的输出信号X(X1,X2 ...),当 来自相应触发器的输出信号Q(Q1,Q2 ...)为高。 输出信号X(X1,X2,...)在下一阶段设置触发器。 根据上述结构,即使在输入到移位寄存器的两个时钟信号SCK,SCKB彼此相位不同的情况下也可以实现不发生故障的功能,也能正常工作的移位寄存器。 也可以实现具有移位寄存器的显示装置。