会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 5. 发明授权
    • Differential ECL bus tri-state detection receiver
    • 差分ECL总线三态检测接收器
    • US4980581A
    • 1990-12-25
    • US526267
    • 1990-05-21
    • Dwight D. EsgarRay D. Sundstrom
    • Dwight D. EsgarRay D. Sundstrom
    • H03K19/0175H03K3/2893H03K5/24H03K19/086
    • H03K3/2893H03K5/2418
    • A circuit having first and second inputs and first and second outputs includes a differential receiver circuit responsive to the first and second inputs for providing corresponding output logic signals at the first and second outputs. A tri-state detection circuit responsive to the first and second inputs and having an output for providing a first predetermined voltage to the differential receiver circuit when the first and second inputs are in a normal mode and for providing an increased second predetermined voltage to the differential receiver circuit when the first and second inputs are in a tri-state mode wherein oscillation of the differential receiver circuit is prevented and the outputs are forced to known logic states while the noise margin of the differential receiver is increased without a sacrifice in common mode range.
    • 具有第一和第二输入以及第一和第二输出的电路包括响应于第一和第二输入的差分接收器电路,用于在第一和第二输出处提供对应的输出逻辑信号。 一种三态检测电路,其响应于第一和第二输入,并且具有用于当第一和第二输入处于正常模式时向差分接收器电路提供第一预定电压的输出,并且用于向差分提供增加的第二预定电压 当第一和第二输入处于三态模式时,其中防止差分接收器电路的振荡,并且将输出强制为已知的逻辑状态,同时增加差分接收器的噪声容限而不牺牲共模范围 。
    • 8. 发明授权
    • Non-saturating bipolar transistor circuit
    • 非饱和双极晶体管电路
    • US5444395A
    • 1995-08-22
    • US161559
    • 1993-12-06
    • Dwight D. EsgarRay D. SundstromPhuc C. Pham
    • Dwight D. EsgarRay D. SundstromPhuc C. Pham
    • H03K17/0422H03K19/013H03K19/018H03K19/0175H03K17/04
    • H03K19/01812H03K17/0422H03K19/013
    • A non-saturating transistor circuit (11) having a first terminal (13), a control terminal (12), and a second terminal (14). The first terminal (13), control terminal (12), and second terminal (14) correspond respectively to a collector, base, and emitter of a transistor. The non-saturating transistor circuit (11) comprises a voltage divider (15), a diode (19), and a transistor (16). The voltage divider (15) enables the transistor (16) when a voltage is applied across the control terminal (12) and the second terminal (14) of non-saturating transistor circuit (11). The diode (19) removes current drive to the transistor (16) prior to the transistor (16) becoming saturated thus preventing the transistor (16) from saturating under all operating conditions.
    • 具有第一端子(13),控制端子(12)和第二端子(14)的非饱和晶体管电路(11)。 第一端子(13),控制端子(12)和第二端子(14)分别对应于晶体管的集电极,基极和发射极。 非饱和晶体管电路(11)包括分压器(15),二极管(19)和晶体管(16)。 当跨越控制端子(12)和非饱和晶体管电路(11)的第二端子(14)施加电压时,分压器(15)使得晶体管(16)能够被施加。 在晶体管(16)饱和之前,二极管(19)去除对晶体管(16)的电流驱动,从而防止晶体管(16)在所有工作条件下饱和。
    • 10. 发明授权
    • PLL-based precision phase shifting at CMOS levels
    • 基于PLL的精确相移CMOS级别
    • US5230013A
    • 1993-07-20
    • US864247
    • 1992-04-06
    • C. Christopher HankeRay D. Sundstrom
    • C. Christopher HankeRay D. Sundstrom
    • H03K5/15H03L7/18
    • H03L7/18H03K5/15066
    • A circuit for generating precise, phase shifted, CMOS level output signals with respect to an input data signal has been provided. The circuit utilizes a phase-locked loop for generating a precise clock signal. This precise clock signal is then utilized to clock a plurality of serially-coupled flip-flops wherein two-times the input data signal is applied to the data input of the first serially-coupled flip-flop. The outputs of the serially-coupled flip-flops are ECL signals which are then translated to CMOS level signals via ECL-CMOS translators. Finally, the output signals of the translators are respectively used to clock divide-by-two configured flip-flops in order to provide the plurality of precise, phase shifted CMOS output signals. The plurality of precise, phase shifted, CMOS output signals have a 50% duty cycle and represent phase shifted versions of the input data signal wherein the minimum time delay between signals is substantially equal to the period of the precise clock signal.
    • 已经提供了一种用于相对于输入数据信号产生精确的相移CMOS电平输出信号的电路。 该电路利用锁相环产生精确的时钟信号。 这个精确的时钟信号随后用于对多个串联耦合的触发器进行时钟,其中输入数据信号的两倍被施加到第一串联耦合触发器的数据输入端。 串联耦合触发器的输出是ECL信号,然后通过ECL-CMOS转换器将其转换为CMOS电平信号。 最后,翻译器的输出信号分别用于对二分之一配置的触发器进行时钟钟,以提供多个精确的相移CMOS输出信号。 多个精确的相移CMOS输出信号具有50%的占空比并且表示输入数据信号的相移版本,其中信号之间的最小时间延迟基本上等于精确时钟信号的周期。