会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • [GRAPHICS DISPLAY ARCHITECTURE AND CONTROL CHIP SET THEREOF]
    • [图形显示结构及其控制芯片]
    • US20050017980A1
    • 2005-01-27
    • US10710095
    • 2004-06-18
    • Nai-Shung ChangChia-Hsing YuLin Yang
    • Nai-Shung ChangChia-Hsing YuLin Yang
    • G06F3/14G06F13/14G06F13/36
    • G06F3/14
    • The graphics display architecture provided by the present invention comprises an AGP slot, a PCIE slot, and a control chip set. The control chip set comprises a plurality of multi-defined pins, which are electrically coupled to the first pins of the AGP slot and the second pins of the PCIE slot simultaneously. When the first graphics adapter is plugged in the AGP slot and the first graphics adapter complies with AGP interface specification, the multi-defined pins serve to send/receive the signal complied with AGP interface specification. When the first graphics adapter is plugged in the AGP slot and the first graphics adapter complies with the Gfx interface, the multi-defined pins serve to send/receive the signal complied with the Gfx interface. When the second graphics adapter is plugged in the PCIE slot, the multi-defined pins serve to send/receive the signal complied wit the PCIE interface specification.
    • 本发明提供的图形显示架构包括AGP槽,PCIE槽和控制芯片组。 控制芯片组包括多个多限定的引脚,它们同时电耦合到AGP插槽的第一引脚和PCIE插槽的第二引脚。 当第一个图形适配器插入AGP插槽并且第一个图形适配器符合AGP接口规范时,多重定义的引脚用于发送/接收符合AGP接口规范的信号。 当第一个图形适配器插入AGP插槽并且第一个图形适配器符合Gfx接口时,多重定义的引脚用于发送/接收符合Gfx接口的信号。 当第二个图形适配器插入PCIE插槽时,多重定义的引脚用于发送/接收符合PCIE接口规范的信号。
    • 2. 发明授权
    • Graphics display architecture and control chip set thereof
    • 图形显示架构及其控制芯片组
    • US07095415B2
    • 2006-08-22
    • US10710095
    • 2004-06-18
    • Nai-Shung ChangChia-Hsing YuLin Yang
    • Nai-Shung ChangChia-Hsing YuLin Yang
    • G06F13/14G06F15/00G06F15/16
    • G06F3/14
    • The graphics display architecture provided by the present invention comprises an AGP slot, a PCIE slot, and a control chip set. The control chip set comprises a plurality of multi-defined pins, which are electrically coupled to the first pins of the AGP slot and the second pins of the PCIE slot simultaneously. When the first graphics adapter is plugged in the AGP slot and the first graphics adapter complies with AGP interface specification, the multi-defined pins serve to send/receive the signal complied with AGP interface specification. When the first graphics adapter is plugged in the AGP slot and the first graphics adapter complies with the Gfx interface, the multi-defined pins serve to send/receive the signal complied with the Gfx interface. When the second graphics adapter is plugged in the PCIE slot, the multi-defined pins serve to send/receive the signal complied wit the PCIE interface specification.
    • 本发明提供的图形显示架构包括AGP槽,PCIE槽和控制芯片组。 控制芯片组包括多个多限定的引脚,它们同时电耦合到AGP插槽的第一引脚和PCIE插槽的第二引脚。 当第一个图形适配器插入AGP插槽并且第一个图形适配器符合AGP接口规范时,多重定义的引脚用于发送/接收符合AGP接口规范的信号。 当第一个图形适配器插入AGP插槽并且第一个图形适配器符合Gfx接口时,多重定义的引脚用于发送/接收符合Gfx接口的信号。 当第二个图形适配器插入PCIE插槽时,多重定义的引脚用于发送/接收符合PCIE接口规范的信号。
    • 3. 发明申请
    • METHOD FOR REDUCING POWER CONSUMPTION OF A COMPUTER SYSTEM IN THE WORKING STATE
    • 降低工作状态下计算机系统功耗的方法
    • US20070288782A1
    • 2007-12-13
    • US11423722
    • 2006-06-13
    • Nai-Shung ChangChia-Hsing Yu
    • Nai-Shung ChangChia-Hsing Yu
    • G06F1/00
    • G06F1/324G06F1/3225G06F1/3296Y02D10/126Y02D10/172
    • A method for reducing power consumption of a computer system in a working state is provided. The computer system comprises a processor, a memory and a chipset, and the processor is connected with the chipset through a processor bus. The method comprises classifying the power saving level of the computer system into a predetermined number of power saving modes, checking at least one power saving mode transition condition to determine whether to automatically raise the power saving mode of the computer system, and raising the power saving mode of the computer system by lowering a first voltage supply level of the chipset and a second voltage supply level of the memory and decreasing a first working frequency of the processor bus and a second working frequency of the memory. The power consumption of the computer system is further reduced in comparison with a normal working state when the power saving mode of the computer system is further raised.
    • 提供了一种降低处于工作状态的计算机系统的功耗的方法。 计算机系统包括处理器,存储器和芯片组,并且处理器通过处理器总线与芯片组连接。 该方法包括将计算机系统的省电水平分为预定数量的省电模式,检查至少一个省电模式转换条件,以确定是否自动提高计算机系统的省电模式,并提高节电 通过降低芯片组的第一电压供应电平和存储器的第二电压供应电平并降低处理器总线的第一工作频率和存储器的第二工作频率来实现计算机系统的模式。 当计算机系统的省电模式进一步提高时,与正常工作状态相比,计算机系统的功耗进一步降低。
    • 6. 发明授权
    • Method for reducing power consumption of a computer system in the working state
    • 降低工作状态下计算机系统功耗的方法
    • US08335941B2
    • 2012-12-18
    • US12752201
    • 2010-04-01
    • Nai-Shung ChangChia-Hsing Yu
    • Nai-Shung ChangChia-Hsing Yu
    • G06F1/04G06F1/12G06F5/06
    • G06F1/324G06F1/3225G06F1/3296Y02D10/126Y02D10/172
    • A method for reducing power consumption of a computer system in a working state is provided. The computer system comprises a processor, a memory and a chipset, and the processor is connected with the chipset through a processor bus. The method comprises classifying the power saving level of the computer system into a predetermined number of power saving modes, checking at least one power saving mode transition condition to determine whether to automatically raise the power saving mode of the computer system, and raising the power saving mode of the computer system by lowering a first voltage supply level of the chipset and a second voltage supply level of the memory and decreasing a first working frequency of the processor bus and a second working frequency of the memory. The power consumption of the computer system is further reduced in comparison with a normal working state when the power saving mode of the computer system is further raised.
    • 提供了一种降低处于工作状态的计算机系统的功耗的方法。 计算机系统包括处理器,存储器和芯片组,并且处理器通过处理器总线与芯片组连接。 该方法包括将计算机系统的省电水平分为预定数量的省电模式,检查至少一个省电模式转换条件,以确定是否自动提高计算机系统的省电模式,并提高节电 通过降低芯片组的第一电压供应电平和存储器的第二电压供应电平并降低处理器总线的第一工作频率和存储器的第二工作频率来实现计算机系统的模式。 当计算机系统的省电模式进一步提高时,与正常工作状态相比,计算机系统的功耗进一步降低。
    • 7. 发明授权
    • Method for reducing power consumption of a computer system in the working state
    • 降低工作状态下计算机系统功耗的方法
    • US07783905B2
    • 2010-08-24
    • US11423722
    • 2006-06-13
    • Nai-Shung ChangChia-Hsing Yu
    • Nai-Shung ChangChia-Hsing Yu
    • G06F1/26G06F1/32
    • G06F1/324G06F1/3225G06F1/3296Y02D10/126Y02D10/172
    • A method for reducing power consumption of a computer system in a working state is provided. The computer system comprises a processor, a memory and a chipset, and the processor is connected with the chipset through a processor bus. The method comprises classifying the power saving level of the computer system into a predetermined number of power saving modes, checking at least one power saving mode transition condition to determine whether to automatically raise the power saving mode of the computer system, and raising the power saving mode of the computer system by lowering a first voltage supply level of the chipset and a second voltage supply level of the memory and decreasing a first working frequency of the processor bus and a second working frequency of the memory. The power consumption of the computer system is further reduced in comparison with a normal working state when the power saving mode of the computer system is further raised.
    • 提供了一种降低处于工作状态的计算机系统的功耗的方法。 计算机系统包括处理器,存储器和芯片组,并且处理器通过处理器总线与芯片组连接。 该方法包括将计算机系统的省电水平分为预定数量的省电模式,检查至少一个省电模式转换条件,以确定是否自动提高计算机系统的省电模式,并提高节电 通过降低芯片组的第一电压供应电平和存储器的第二电压供应电平并降低处理器总线的第一工作频率和存储器的第二工作频率来实现计算机系统的模式。 当计算机系统的省电模式进一步提高时,与正常工作状态相比,计算机系统的功耗进一步降低。
    • 8. 发明授权
    • Apparatus and method for supporting multi-processors and motherboard of the same
    • 用于支持多处理器和主板的设备和方法
    • US06985987B2
    • 2006-01-10
    • US10036168
    • 2001-10-22
    • Nai-Shung ChangChia-Hsing Yu
    • Nai-Shung ChangChia-Hsing Yu
    • G06F13/00
    • G06F13/4068
    • An apparatus and a method for supporting multi-processors and a motherboard using the same are provided. The apparatus receives the pins Z36 and AK36 of the Socket-370 central processing unit to determine which type the Socket-370 central processing unit is. According to the suspend status input signal transmitted from the south bridge of the motherboard, the determined result is latched, and some appropriate circuits are coupled to the Socket-370 central processing unit via a switch circuit. Meanwhile, the suspend status input signal is delayed and used to cut off the connection between the Socket-370 central processing unit and the apparatus. The delayed suspend status input signal is further delayed and then sent to an ATX power supply to activate the whole system.
    • 提供了一种用于支持多处理器的装置和方法以及使用该处理器的母板。 该装置接收Socket-370中央处理单元的引脚Z 36和AK 36以确定Socket-370中央处理单元的类型。 根据从主板的南桥传输的暂停状态输入信号,确定结果被锁存,并且一些适当的电路经由开关电路耦合到Socket-370中央处理单元。 同时,暂停状态输入信号被延迟并用于切断Socket-370中央处理单元与设备之间的连接。 延迟暂停状态输入信号进一步延迟,然后发送到ATX电源以激活整个系统。
    • 9. 发明授权
    • Dual processor adapter card
    • 双处理器适配卡
    • US06554195B1
    • 2003-04-29
    • US09422020
    • 1999-10-20
    • Nai-Shung ChangLie-Wen ChenChing-Fu ChuangChia-Hsing Yu
    • Nai-Shung ChangLie-Wen ChenChing-Fu ChuangChia-Hsing Yu
    • G06K1906
    • G06F1/185G06F1/184G06F1/186H05K1/023H05K1/0262H05K1/117H05K1/141H05K3/368H05K7/1092H05K2201/10022H05K2201/10196H05K2201/10325H05K2201/10689
    • A dual processor adapter card with a plurality of electrical pins for inserting into a processor slot on a mainboard by which the adapter card is electrically coupled to the mainboard. There is a first and a second processor socket on the adapter card for carrying a first and a second processor respectively. The first and the second processor socket each has a plurality of corresponding pins, a portion of the pins of the first and the second processor socket corresponds to a portion of the electrical pins. Corresponding pins are coupled together. Furthermore, each of the pins that act as a terminal lead in the first and the second processor socket is connected to a pull-up resistor, and the pull-up resistor is connected to a terminal voltage. In addition, a zero-delay buffer for synchronizing clock pulse signals and a voltage regulator for regulating a power voltage into a suitable working voltage are mounted on the adapter card and coupled to the first and the second processor socket respectively.
    • 一种双处理器适配器卡,其具有多个电引脚,用于插入到主板上的处理器插槽中,通过该处理器插槽将适配器卡电耦合到主板。 适配器卡上有一个第一和第二个处理器插座,分别用于承载第一和第二处理器。 第一和第二处理器插座各自具有多个对应的引脚,第一和第二处理器插座的一部分引脚对应于电引脚的一部分。 相应的引脚耦合在一起。 此外,在第一和第二处理器插座中用作端子引线的每个引脚连接到上拉电阻器,并且上拉电阻器连接到端子电压。 此外,用于将时钟脉冲信号同步的零延迟缓冲器和用于将电源电压调节到合适工作电压的电压调节器分别安装在适配器卡上并分别耦合到第一和第二处理器插槽。
    • 10. 发明申请
    • METHOD FOR REDUCING POWER CONSUMPTION OF A COMPUTER SYSTEM IN THE WORKING STATE
    • 降低工作状态下计算机系统功耗的方法
    • US20100191988A1
    • 2010-07-29
    • US12752201
    • 2010-04-01
    • Nai-Shung ChangChia-Hsing Yu
    • Nai-Shung ChangChia-Hsing Yu
    • G06F1/00
    • G06F1/324G06F1/3225G06F1/3296Y02D10/126Y02D10/172
    • A method for reducing power consumption of a computer system in a working state is provided. The computer system comprises a processor, a memory and a chipset, and the processor is connected with the chipset through a processor bus. The method comprises classifying the power saving level of the computer system into a predetermined number of power saving modes, checking at least one power saving mode transition condition to determine whether to automatically raise the power saving mode of the computer system, and raising the power saving mode of the computer system by lowering a first voltage supply level of the chipset and a second voltage supply level of the memory and decreasing a first working frequency of the processor bus and a second working frequency of the memory. The power consumption of the computer system is further reduced in comparison with a normal working state when the power saving mode of the computer system is further raised.
    • 提供了一种降低处于工作状态的计算机系统的功耗的方法。 计算机系统包括处理器,存储器和芯片组,并且处理器通过处理器总线与芯片组连接。 该方法包括将计算机系统的省电水平分为预定数量的省电模式,检查至少一个省电模式转换条件,以确定是否自动提高计算机系统的省电模式,并提高节电 通过降低芯片组的第一电压供应电平和存储器的第二电压供应电平并降低处理器总线的第一工作频率和存储器的第二工作频率来实现计算机系统的模式。 当计算机系统的省电模式进一步提高时,与正常工作状态相比,计算机系统的功耗进一步降低。